### TMS44C251 262,144 BY 4-BIT MULTIPORT VIDEO RAM TEXAS INSTR (ASIC/MEMORY) 25E D - DRAM: 262,144 Words × 4 Bits SAM: 512 Words × 4 Bits - Dual Port Accessibility-Simultaneous and Asynchronous Access from the DRAM and SAM Ports - **Bidirectional Data Transfer Function** Between the DRAM and the Serial Data Register - 4 × 4 Block Write Feature for Fast Area Fill Operations. As Many as Four Memory Address Locations Written Per Cycle From an On-Chip Color Register - Write Per Bit Feature for Selective Write to Each RAM I/O. Two Write Per Bit Modes to Simplify System Design - **Enhanced Page Mode Operation for Faster** Access - CAS-before-RAS and Hidden Refresh Modes - **RAM Output Enable Allows Direct** Connection of DQ and Address Lines to Simplify System Design - Long Refresh Period . . . Every 8 ms (Max) - DRAM Port is Compatible with the TMS44C256 - Up to 33 MHz Uninterrupted Serial Data Streams - Split Serial Data Register for Simplified Realtime Register Reload - 3-State Serial I/Os Allow Easy Multiplexing of Video Data Streams - 512 Selectable Serial Register Starting Locations - All Inputs and Outputs TTL Compatible - Performance Ranges: | | ACCESS | ACCESS | ACCESS | ACCESS | |--------------|---------|----------------|-----------------|-----------------| | | TIME | TIME | TIME | TIME | | | ROW | COLUMN | SERIAL | SERIAL | | | ADDRESS | ENABLE | DATA | ENABLE | | | (MAX) | (MAX) | (MAX) | (MAX) | | TMS44C251-10 | ta(R) | ta(C)<br>25 ns | ta(SC)<br>30 ns | ta(SE)<br>20 ns | | TMS44C251-12 | | 35 ns | 35 ns | 25 ns | | TMS44C251-15 | | 45 ns | 40 ns | 30 ns | Texas Instruments EPIC™ CMOS Process | DJ PACKAGE (TOP VIEW), SC 1 28 VSS SDQQ 2 27 SDQQ SDQQ 3 26 SDQQ TRG 4 25 SE DQQ 5 24 DQQ DQQ 6 23 DQQ W 7 22 DSF GND 8 21 CAS RAS 9 20 QSF A8 10 19 A0 A6 11 18 A1 A5 12 17 A2 A4 13 16 A3 VCC 14 15 A7 | SD PACKAGE (TOP VIEW) DSF 11 2 DQ2 DQ3 3 4 SE SDQ2 5 6 SDQ3 VSS 17 8 SC SDQ0 19 10 SDQ1 TRG 111 12 DQ0 DQ1 113 14 W GND 115 16 RAS A8 17 18 A6 A6 19 20 A4 VCC 121 22 A7 A3 123 24 A2 A3 125 26 A0 QSF 127 28 CAS | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PI | N NOMENCLATURE | | |----------------|--------------------------------|---| | A0-A8 | Address Inputs | _ | | CAS | Column Enable | | | DQ0-DQ3 | DRAM Data In-Out/ | | | | Write Mask Bit | | | SE | Serial Enable | | | RAS | Row Enable | | | sc | Serial Data Clock | | | SDQ0-SDQ3 | Serial Data In-Out | | | TRG | Transfer Register/Q Output | | | | Enable | | | $\overline{w}$ | Write Mask Select/ | | | | Write Enable | | | DSF | Special Function Select | | | QSF | Split Register Activity Status | | | Vcc | 5-V Supply (TYP) | | | VSS | Ground | | | GND . | Ground (Important: not | | | | connected to internal VSS) | | ADVANCE INFORMATION Copyright @ 1988, Texas Instruments Incorporated 4-79 EPIC is a trademark of Texas Instruments Incorporated. ADVANCE INFORMATION documents contain information on new products in the sampling or preproduction phase of development. Characteristic data and other specifications are subject to change without notice. POST OFFICE BOX 1443 . HOUSTON, TEXAS 77001 TEXAS INSTR (ASIC/MEMORY) 25E D Dynamic RAMs 4 The TMS44C251 Multiport Video RAM is a high speed, dual ported memory device. It consists of a dynamic random-access memory (DRAM) organized as 262,144 words of 4 bits each, interfaced to a serial data register, or Serial Access Memory (SAM), organized as 512 words of 4 bits each. The TMS44C251 supports three basic types of operation: random access to and from the DRAM, serial access to and from the serial register, and bidirectional transfer of data between any row in the DRAM and the serial register. Except during transfer operations, the TMS44C251 can be accessed simultaneously and asynchronously from the DRAM and SAM ports. During transfer operation, the 512 columns of the DRAM are connected to the 512 positions in the serial data register. The 512 imes 4 bit serial data register can be loaded from the memory row (transfer read) or else the contents of the 512 x 4 bit serial data register can be written to the memory row (transfer write). The TMS44C251 is equipped with several features designed to provide higher system level bandwidth and simplify design integration on both the DRAM and SAM ports. On the DRAM port, greater pixel draw rates can be achieved by the device's novel 4 × 4 Block Write Mode. Block Write mode allows four bits of data present in an on-chip color data register to be written to any combination of four adjacent column address locations. As many as 16 bits of data can be written to memory during each CAS cycle time. Also on the DRAM port, a write mask register provides a persistent write per bit mode without repeated mask loading. On the serial register, or SAM port, the TMS44C251 offers a split register transfer read (DRAM to SAM) option which enables realtime register reload implementation for truly continuous serial data streams, without critical timing requirements. The register is divided into a high half and a low half. While one half is being read out of the SAM port, the other half can be loaded from the memory array. This new realtime register reload implementation allows truly continuous serial data. For applications not requiring realtime register reload (for example, reloads done during CRT retrace periods), the single register mode of operation is retained to simplify system design. The SAM can also be configured in input mode, accepting serial data from an external device. Once the serial register within the SAM is loaded, its contents can be transferred to the corresponding column positions in any row in memory in a single memory cycle. The SAM port is designed for maximum performance. Data can be input to or accessed from the SAM at serial rates up to 33 MHz. During split register mode of operation, internal circuitry detects when the last bit position is accessed from the active half of the register and immediately transfers control to the opposite half. A separate open drain output, designated QSF, is included to designate which half of the serial register is active at any given time in split register mode. All inputs, outputs, and clock signals on the TMS44C251 are compatible with Series 74 TTL. All address lines and data-in are latched on-chip to simplify system design. All data-outs are unlatched to allow greater system flexibility. The TMS44C251 employs state-of-the-art Texas Instruments EPIC™ scaled-CMOS, double level polysilicon/polycide gate technology for very high performance combined with low cost and improved The TMS44C251 is offered in a 28-pin small-outline J-leaded package (DJ suffix) for direct surface mounting in rows on 400-mil (5,08-mm) centers. It is also offered in a 400-mil, 28-pin zig-zag in-line package (SD suffix). Both packages are characterized for operation from 0°C to 70°C (L suffix). The TMS44C251 and other Multiport Video RAMs are supported by a broad line of graphics processor and control devices from Texas Instruments, including the TMS34010 Graphics System Processor. TEXAS INSTR (ASIC/MEMORY) 25E D - functional block diagram T-46-23-17 TEXAS INSTRUMENTS POST OFFICE BOX 1443 • HOUSTON, TEXAS 77001 ### 25E D TEXAS INSTR (ASIC/MEMORY) ### **DETAILED PIN DESCRIPTION VS OPERATIONAL MODE** | PIN | DRAM | TRANSFER | SAM | |-------|-----------------------------------|---------------------------------|-----------------| | A0-A8 | Row, Column Address | Row, Tap Address | | | CAS | Column Enable | Tap Address Strobe | 1 | | DQi | DRAM Data I/O Write Mask Bits | | | | SE | | Serial-In Mode Enable | Serial Enable | | RAS | Row Enable | Row Enable | | | SC | | | Serial Clock | | SDQi | 1 | | Serial Data I/O | | TRG | Q Output Enable | Transfer Enable | i | | W | Write Enable Write per Bit Select | Transfer Write Enable | | | DSF | Block Write Enable | Split Register Enable | | | | Persistent Write per Bit Enable | Alternate Write Transfer Enable | | | | Color Register Load Enable | | | | | Write per Bit Mask Load Enable | İ | | | QSF | 1 | ] | Split Register | | | | | Active Status | | | | | | | Vcc | | 5-V Supply (typical) | | | Vss | | Device Ground | | | GND | • . | System Ground | | ### operation ### random access operation Refer to Table 1, Functional Truth Table, for Random Access and Transfer Operations. Random access operations are denoted by the designator "R" and transfer operations are denoted by a "T." ### transfer register select and DQ enable (TRG) The TRG pin selects either register or random access operation as RAS falls. For random access (DRAM) mode, TRG must be held high as RAS falls. Asserting TRG high as RAS falls causes the 512 storage elements of each data register to remain disconnected from the corresponding 512-bit lines of the memory array. (Asserting TRG low as RAS falls connects the 512-bit positions in the serial register to the bit lines and indicates that a transfer will occur between the data registers and the selected memory row. See "Transfer Operation" for details.) During random access operations, TRG also functions as an output enable for the random (Q) outputs. Whenever TRG is held high, the Q outputs are in the high-impedance state to prevent an overlap between the address and DRAM data. This organization allows the connection of the address lines to the data I/O lines but prohibits the use of the early write cycle. It also allows read-modify-write cycles to be performed by providing a three-state condition to the common I/O pins so that write data can be driven onto the pins after output read data has been externally latched. ### addresses (A0 through A8) Eighteen address bits are required to decode 1 of 262,144 storage cell locations. Nine row address bits are set up on pins A0 through A8 and latched onto the chip on the falling edge of RAS. Then, the nine column address bits are set up on pins A0 through A8 and latched onto the chip on the falling edge of CAS. # Dynamic RAMs TEXAS INSTR (ASIC/MEMORY) 25E D ### RAS and CAS address strobes and device control clocks RAS is a control input that latches the states of the row address, W, TRG, SE, CAS, and DSF onto the chip to invoke the various DRAM and Transfer functions of the TMS44C251. RAS is similar to a chip enable in that it activates the sense amplifiers as well as the row decoder. CAS is a control input that latches the states of the column address and DSF to control various DRAM and Transfer functions. CAS also acts as an output enable for the DRAM output pins. ### special function select (DSF) The Special Function Select input is latched on the falling edges of RAS and CAS, similarly to an address, and serves four functions. First, during write cycles DSF invokes persistent write per bit operation. If TRG = 1, W=0, and DSF=0 on the falling edge of RAS, the write mask will be reloaded with the data present on the DQ pins. If DSF = 1, the mask will not be reloaded but will retain the data from the last mask reload cycle. Second, DSF is used to change the internally stored write per bit mask register (or write mask) via the load write mask cycle. The data present on the DQ pins when W falls is written to the write mask rather than to the addressed memory location. See "Delayed Write Cycle Timing" and the accompanying "Write Cycle State Table" in the timing diagram section. Once the write mask is loaded, it can be used on subsequent masked write per bit cycles. This feature allows systems with a common address and data bus to use the write per bit feature, eliminating the time needed for multiplexing the write mask and input data on the data bus. Third, DSF is used to load an on-chip four-bit data, or "color," register via the Load Color Register cycle, The contents of this register can subsequently be written to any combination of four adjacent column memory locations using a 4 × 4 Block Write feature. The load color register cycle is performed using normal write cycle timing except that DSF is held high on the falling edges of RAS and CAS. Once the color register is loaded, it retains data until power is lost or until another load color register cycle is performed. After loading the color register, the block write cycle can be enabled by holding DSF high on the falling edge of CAS. During block write cycles, only the seven most significant column addresses (A2-A8) are latched on the falling edge of CAS. The two least significant addresses (AO-A1) are replaced by the four DQ bits, which are also latched on the later of CAS or W falling. These four bits are used as an address mask and indicate which of the four column address locations addressed by A2-A8 will be written with the contents of the color register during the write cycle, and which ones will not. DQ0 enables a write to column address A1 = 0, A0 = 0; DQ1 enables a write to A1 = 0, A0 = 1; DQ2 enables a write to A1 = 1, A0 = 0; and DQ3 enables a write to A1 = 1, A0 = 1. A logic level 1 enables a write and a logic level 0 disables the write. A maximum of 16 bits can be written to memory during each CAS cycle (see Figure 1, Block Write Diagram). Fourth, the DSF pin is used to invoke the split register transfer and serial access operation, described in the sections "Transfer Operation" and "Serial Operation." INSTRUMENTS POST OFFICE BOX 1443 . HOUSTON, TEXAS 77001 FIGURE 1. BLOCK WRITE DIAGRAM # TMS44C251 TEXAS INSTR (ASIC/MEMORY) 25E D ### write enable, write per bit enable (W) The W pin enables data to be written to the DRAM and also is used to select the DRAM write per bit mode of operation. A logic high level on the W input selects the read mode and logic low level selects the write mode. In an Early Write cycle, W is brought low before CAS and the DRAM output pins (DQ) remain in the high-impedance state for the entire cycle. During DRAM write cycles, holding W low on the falling edge of RAS will invoke the write per bit operation. Two modes of write per bit operation are supported. Case 1. If DSF=0 on the falling edge of RAS, the write mask is reloaded. Accordingly, a four-bit binary code (the write per bit mask) is input to the device via the random DQ pins and is latched on the falling edge of RAS. The write per bit mask selects which of the four random I/Os are written and which are not. After RAS has latched the write mask on-chip, input data is driven onto the DQ pins and is latched on the falling edge of the later of CAS or W. If a O was strobed into a particular I/O pin on the falling edge of RAS, data will not be written to that I/O. If a 1 was strobed into a particular I/O pin on the falling edge of RAS, data will be written to that I/O. Case 2. If DSF = 1 on the falling edge of RAS, the mask is not reloaded from the DQ pins but instead retains the value stored during the last write per bit mask reload. This mode of operation is known as Persistent Write per Bit, since the write per bit mask is persistent over an arbitrary number of cycles. See the corresponding timing diagrams for details. IMPORTANT: The write per bit operation is invoked only if W is held low on the falling edge of RAS. If W is held high on the falling edge of RAS, write per bit is not enabled and the write operation is identical to that of standard ×4 DRAMs. ### data I/O (DQ0-DQ3) DRAM data is written during a write or read-modify-write cycle. The falling edge of $\overline{W}$ strobes data into the on-chip data latches. In an early write cycle, W is brought low prior to CAS and the data is stroped in by CAS with data setup and hold times referenced to this signal. In a delayed write or read-modify-write cycle, CAS will already be low. Thus, the data will be strobed-in by W with data setup and hold times referenced to this signal. The three-state output buffers provide direct TTL compatibility (no pull-up resistors required) with a fanout of two Series 74 TTL loads. Data-out is the same polarity as Data-in. The outputs are in the high impedance (floating) state as long as CAS or TRG is held high. Data will not appear at the outputs until after both CAS and TRG have been brought low. Once the outputs are valid, they remain valid while CAS and TRG are low. CAS or TRG going high returns the outputs to a high-impedance state. In an early write cycle, the outputs are always in the high-impedance state. In a register transfer operation (memory to register or register to memory), the outputs remain in the high-impedance state for the entire cycle. ### enhanced page mode Unlike conventional page-mode DRAMs, the column-address buffers in this device are activated on the falling edge of RAS. The buffers act as transparent or flow-through latches while CAS is high. The falling edge of CAS latches the column addresses. This feature allows the TMS44C251 to operate at a higher data bandwidth than conventional page-mode parts, since data retrieval begins as soon as column address is valid rather than when CAS transitions low. This performance improvement is referred to as "enhanced page mode." Valid column address may be presented immediately after row address hold time has been satisfied, usually well in advance of the falling edge of CAS. In this case, data is obtained after ta(C) max (access time from CAS low), if ta(CA) max (access time from column address) has been satisfied. In the event that column addresses for the next page cycle are valid at the time CAS goes high, access time for the next cycle is determined by the later occurrence of $t_{a(C)}$ or $t_{a(CP)}$ (access time from rising edge of CAS). INSTRUMENTS POST OFFICE BOX 1443 ● HOUSTON, TEXAS 77001 Dynamic RAMs ### 25E D TEXAS INSTR (ASIC/MEMORY) Enhanced page mode operation allows faster memory access by keeping the same row address while selecting random column addresses. The time for row address setup, row address hold, and address multiplex is thus eliminated, and a memory cycle time reduction of up to 3 x can be achieved, compared to minimum RAS cycle times. The maximum number of columns that may be accessed is determined by the maximum RAS low time and page mode cycle time used. The TMS44C251 allows a full page (512 cycles) of information to be accessed in read, write, or read-modify-write mode during a single RAS low period using relatively conservative page mode cycle times. During write per bit operations, the DQ pins are used to load the write per bit mask register using either mode of write per bit operation described above under the W pin description. During block write operations, the DQ pins are used to load the on-chip color register during the load color register cycle and are also used as a write enable during block write cycles. ### refresh A refresh operation must be performed to each row at least once every eight milliseconds to retain data. Since the output buffer is in the high-impedance state (unless CAS is applied), the RAS-only refresh sequence avoids any output during refresh. Strobing each of the 512 row addresses with RAS causes all bits in each row to be refreshed. CAS can remain high (inactive) for this refresh sequence to conserve power. ### **GND** This pin is reserved for the manufacturer's test operation. It is an input and should be tied to system ground to ensure proper device operation. IMPORTANT: GND is not connected internally to VSS. ### CAS-before-RAS refresh CAS-before-RAS refresh is accomplished by bringing CAS low earlier than RAS. The external row address is ignored and the refresh address is generated internally. # 262,144 BY 4-BIT MULTIPORT VIDEO RAM **Dynamic RAMs** TEXAS INSTR (ASIC/MEMORY) 25E D **TABLE 1. FUNCTIONAL TRUTH TABLE** T-46-23-17 | Ţ | | Ř | AS FAL | L | · | CAS<br>FALL | ADD | RESS | DQ | 0-3 | | |----|-----|-----|--------|-----|----|-------------|-----------------|--------------|---------------|---------------|-----------------------------------------------------| | Ēt | CAS | TRG | ₩ | DSF | SE | DSF | RAS | CAS | RAS | CAS‡<br>₩ | FUNCTION | | R | 0 | х | 1 | X | X | Х | X | Х | X | Х | CAS-BEFORE-RAS REFRESH | | Т | 1 | 0 | 0 | x | 0 | х | ROW<br>ADDR | TAP<br>POINT | х | × | REGISTER TO MEMORY TRANSFER<br>(TRANSFER WRITE) | | Т | 1 | 0 | 0 | 1 | х | х | ROW<br>ADDR | TAP<br>POINT | × | × | ALTERNATE TRANSFER WRITE (INDEPENDENT OF SE) | | Т | 1 | 0 | 0 | 0 | 1 | x | REFRESH<br>ADDR | TAP<br>POINT | × | х | SERIAL WRITE-MODE ENABLE<br>(PSEUDO-TRANSFER WRITE) | | T | 1 | 0 | 1 | 0 | X | × | ROW<br>ADDR | TAP<br>POINT | х | х | MEMORY TO REGISTER TRANSFER (TRANSFER READ) | | Т | 1 | 0 | 1 | 1 | Х | × | ROW<br>ADDR | TAP<br>POINT | х | х | SPLIT REGISTER TRANSFER READ (MUST RELOAD TAP) | | R | 1 | 1 | 0 | 0 | x | 0 | ROW | COL<br>ADDR | WRITE<br>MASK | VALID<br>DATA | LOAD AND USE WRITE MASK,<br>WRITE DATA TO DRAM | | R | 1 | 1 | 0 | 0 | х | 1 | ROW | COL<br>A2-A8 | WRITE<br>MASK | ADDR<br>MASK | LOAD AND USE WRITE MASK,<br>BLOCK WRITE TO DRAM | | R | 1 | 1 | 0 | 1 | х | 0 | ROW<br>ADDR | COL<br>ADDR | × | VALID<br>DATA | PERSISTENT WRITE PER BIT,<br>WRITE DATA TO DRAM | | R | 1 | 1 | 0 | 1 | х | 1 | ROW<br>ADDR | COL<br>A2-A8 | X٠ | ADDR<br>MASK | PERSISTENT WRITE PER BIT,<br>BLOCK WRITE TO DRAM | | R | 1 | 1 | 1 | 0 | Х | 0 | ROW | COL<br>ADDR | х | VALID<br>DATA | NORMAL DRAM READ/WRITE<br>(NON MASKED) | | R | 1 | 1 | 1 | 0 | Х | 1 | ROW<br>ADDR | COL<br>A2-A8 | х | ADDR<br>MASK | BLOCK WRITE TO DRAM<br>(NON MASKED) | | R | 1 | 1 | 1 | . 1 | Х | 0 | REFRESH<br>ADDR | х | х | WRITE<br>MASK | LOAD WRITE MASK | | R | 1 | 1 | 1 | 1 | X. | 1 | REFRESH<br>ADDR | х | х | COLOR<br>DATA | LOAD COLOR REGISTER | $^\dagger R$ = random access operation; T = tranfer operation $^\dagger DQ0{\cdot}3$ are latched on the later of W or $\overline{\text{CAS}}$ falling edge. ADDR mask =1 write to address location enabled WRITE MASK = 1 WRITE TO I/O ENABLED Texas VI 4-87 TEXAS INSTR (ASIC/MEMORY) random port to serial port interface FIGURE 2. BLOCK DIAGRAM SHOWING ONE RANDOM AND ONE SERIAL I/O INTERFACE ### random address space to serial address space mapping The 512 bits in each of the four data registers of the SAM are connected to the 512 column locations of each of the four random I/Os. Data can be accessed in or out of the SAM starting at any of the 512 data bit locations. This start location is selected by addresses A0 through A8 on the falling edge of CAS during any transfer cycle. The SAM is accessed starting from the selected start address, proceeding from the lowest to the highest significant bits. After the most significant bit position (511) is accessed, the serial counter wraps around such that bit 0 is accessed on the next clock pulse. The selected start address is stored and used for all subsequent transfer cycles until CAS is again brought low during any transfer cycle. Thus, the start address can be set once and CAS held high during all subsequent transfer cycles and the start address point will not change regardless of data present on A0 through A8. ### split register mode random address to serial address space mapping In split register transfer operation, the serial data register is split into halves, the low half containing bits 0 through 255 and the high half containing bits 256 through 511. When a split register transfer cycle is performed, the tap address must be strobed in on the falling edge of CAS. The most significant column address bit (A8) determines which register half will be reloaded from the memory array. The eight remaining column address bits (AO-A7) are used to select the SAM starting location for the register half selected by A8. Thus when bit 255 or 511 is reached, the next bit read out will be from the previously loaded start location. # 262.144 BY 4-BIT MULTIPORT VIDEO RAM TEXAS INSTR (ASIC/MEMORY) 25E D To guarantee proper operation when using the split register read transfer feature, a non-split register transfer must precede any split register sequence. The serial start address must be supplied for every split register transfer. ### transfer operations As illustrated in Table 1, the TMS44C251 supports five basic transfer modes of operation: - 1. Normal Write Transfer (SAM to DRAM) - 2. Alternate Write Transfer (independent of the state of SE) - 3. Pseudo Write Transfer (Switches serial port from serial out mode to serial in mode. No actual data transfer takes place between the DRAM and the SAM.) - 4. Normal Read Transfer (Transfer entire contents of DRAM to SAM) - Split Register Read Transfer (Divides the SAM into a high and a low half. Only one half is transferred to the SAM while the other half is read from the serial I/O port.) ### transfer register select (TRG) Transfer operations between the memory array and the data registers are invoked by bringing $\overline{TRG}$ low before $\overline{RAS}$ falls. The states of $\overline{W}$ , $\overline{SE}$ , and DSF, which are also latched on the falling edge of $\overline{RAS}$ , determine which transfer operation will be invoked. (See Table 2.) During read transfer cycles, TRG going high causes the addressed row of data to be transferred into the data register. Although the previous data in the data register is overwritten, the last bit of data appearing at SDQ before TRG goes high will remain valid until the first positive transition of SC after TRG goes high. The data at SDQ will then switch to new data beginning from the selected start, or "tap," position. ### transfer write enable (W) In register transfer mode, $\overline{W}$ determines whether a read or a write transfer will occur. To perform a write transfer, $\overline{W}$ and $\overline{SE}$ are held low as $\overline{RAS}$ falls. If $\overline{SE}$ is high during this transition, no transfer of data from the data register to the memory array occurs, but the SDQs are put into the input mode. This allows serial data to be input into the SAM. An alternative way to perform the transfer write cycle is by holding DSF high on the falling edge of $\overline{RAS}$ . In this way, the state of $\overline{SE}$ is a Don't Care as $\overline{RAS}$ falls. To perform a read transfer operation, $\overline{W}$ is held high and $\overline{SE}$ is a Don't Care as $\overline{RAS}$ falls. This cycle also puts the SDQs into the read mode, allowing serial data to be shifted out of the data register. (See Table 2.) ### column enable (CAS) If $\overline{\text{CAS}}$ is brought low during a control cycle, the address present on the pins A0 through A8 will become the new register start location. If $\overline{\text{CAS}}$ is held high during a control cycle, the previous tap address will be retained from the last transfer cycle in which $\overline{\text{CAS}}$ went low to set the tap address. ### addresses (A0 through A8) Nine address bits are required to select one of the 512 possible rows involved in the transfer of data to or from the data registers. The states of A0-A8 are latched on the falling edge of $\overline{RAS}$ to select one of 512 rows for the transfer operation. To select one of the 512 positions in the SAM from which the first serial data will be read out, the appropriate 9-bit column address (A0-A8) must be valid when $\overline{CAS}$ falls. However, the $\overline{CAS}$ and start (tap) position need not be supplied every cycle, only when changing to a different start position. In split register transfer mode, the most significant column address bit (A8) selects which half of the register will be reloaded from the memory array. The remaining eight addresses (A0-A7) determine the register starting location for the register to be reloaded. Dynamic RAMs 25E D TEXAS INSTR (ASIC/MEMORY) ### special function input (DSF) In read transfer mode, holding DSF high on the falling edge of RAS selects the split register mode read transfer operation. This mode divides the serial data register into a high order half and a low order half; one active, and one inactive. When the cycle is initiated, a transfer occurs between the memory array and either the high half or the low half register, depending on the state of most significant column address bit (A8) that is strobed in on the falling edge of CAS. If A8 is high, the transfer is to the high half of the register. If A8 is low, the transfer is to the low half of the register. Use of the split register mode read transfer feature allows on-the-fly read transfer operation without synchronizing TRG to the serial clock. The transfer can be to either the active half or the inactive half register. If the transfer is to the active register, with an uninterrupted serial data stream, then the timings td(SCTR) and td(THSC) must be met. In write transfer mode, holding DSF high on the falling edge of RAS permits use of an alternate mode of transfer write. This mode allows SE to be high on the falling edge of RAS without performing a pseudo write transfer, with the serial port disabled during the entire transfer write cycle. ### serial access operation Refer to Tables 2 and 3 for the following discussion on serial access operation. ### serial clock (SC) Data (SDQ) is accessed in or out of the data registers on the rising edge of SC. The TMS44C251 is designed to work with a wide range of clock duty cycles to simplify system design. Since the data registers comprising the SAM are of static design, there are no SAM refresh requirements and there is no minimum SC clock operating frequency. ### serial data input/output (SDQ0-SDQ3) SD and SQ share a common I/O pin. Data is input to the device when SE is low during write mode and data is output from the device when SE is low during read mode. The data in the SAM will be accessed in the direction from least significant bit to most significant bit. The data registers operate modulo 512. Thus, after bit 511 is accessed, the next bits to be accessed will be bits 00, 01, 02, and so on. ### serial enable (SE) The Serial Enable pin has two functions: first, it is latched on the falling edge of RAS, with both TRG and W low to select one of the transfer functions (see Table 3). If SE is low during this transition, then a transfer write occurs. If SE is high as RAS falls and DSF is low, then a write mode control cycle is performed. The function of this cycle is to switch the SDQs from the output mode to the input mode, thus allowing data to be shifted into the data register. NOTE: All transfer read and serial mode enable (pseudo transfer write) operations will perform a memory refresh operation on the selected row. Second, during serial access operations, SE is used as an SDQ enable/disable. In the write mode, SE is used as an input enable. SE high disables the input and SE low enables the input. To take the device out of the write mode and into the read mode, a transfer read cycle must be performed. The read mode allows data to be accessed from the data register. While in the read mode, SE high disables the output and SE low enables the output. IMPORTANT: While SE is held high, the serial clock is NOT disabled. Thus, external SC pulses will increment the internal serial address counter regardless of the state of SE. This ungated serial clock scheme minimizes access time of serial output from SE low since the serial clock input buffer and the serial address counter are not disabled by SE. T-46-23-17 # TEXAS INSTR (ASIC/MEMORY) 25E D . split register active status output (QSF) QSF is an OPEN DRAIN output pin. During the split register mode of serial access operation, QSF indicates which half of the serial register in the SAM is being accessed. If QSF is low, then the serial address pointer is accessing the low (least significant) 256 bits of the SAM. If QSF is high, then the pointer is accessing the higher (most significant) 256 bits of the SAM. QSF changes state upon crossing the boundary between the two register halves. When the SAM is not operating in split register mode, the QSF output remains in the high-impedance state. QSF is designed as an open drain output to allow OR-tying of QSF outputs from several chips. Thus, an external pull-up resistor is required for the zero to one transition on QSF and the output risetime is determined by the load capacitance and the value of the pull-up resistor. The specification for QSF switching time assumes a pull-up resistor of 820 ohms and a load capacitance of 50 picofarads. **TABLE 2. TRANSFER OPERATION LOGIC** | TRG | W | SE | DSF | MODE | |-----|-----|----|-----|---------------------------------------| | 0 | 0 | 0 | × | Register to memory (write) transfer | | 0 | 0 | х | 1 | Alternate register to memory transfer | | 0 | 0 ′ | 1 | 0 | Serial write mode enable | | 0 | 1 | х | 0 | Memory to register (read) transfer | | 0 | 1 | х | 1 | Split register read transfer | NOTE: Above logic states are assumed valid on the falling edge of RAS. **TABLE 3. SERIAL OPERATION LOGIC** | LAST TRANSFER CYCLE | SE | SDQ | |------------------------------------|----|----------------| | Alternate register to memory | 1 | Input Disabled | | Serial write mode enable † | 0 | Input Enable | | Serial write mode enable† | 1 | Input Disable | | Memory to register, split register | 0 | Output Enabled | | Memory to register, split register | 1 | Hi-Z | <sup>†</sup>Pseudo transfer write ### power up After power up, the power supply must remain at its steady-state value for 1 $\mu s$ . In addition, $\overline{RAS}$ must remain high for 100 µs immediately prior to initialization. Initialization consists of performing two RAS cycles before proper device operation is achieved. 8961725 0076970 2 ### TMS44C251 262,144 BY 4-BIT MULTIPORT VIDEO RAM T-46-23-17 25E D. TEXAS INSTR (ASIC/MEMORY) absolute maximum ratings over operating free-air temperature | 01410 114111111111111111111111111111111 | | |---------------------------------------------------|----------------| | Voltage on any pin except DQ and SDQ (see Note 1) | | | Voltage on DQ and SDQ (see Note 1) | – 1.0 V to VCC | | Voltage range on VCC (see Note 1) | | | Short circuit output current (per output) | 50 mA | | Power dissipation | <i>.</i> , | | Operating free-air temperature range | 0°C to 70°C | | Storage temperature range | | | <del>-</del> • | · | <sup>†</sup>Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions beyond those indicated in the "Recommended Operating Conditions" section of this specification is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE 1: All voltage values in this data sheet are with respect to VSS. ### recommended operating conditions | | | MIN | MOM | MAX | UNIT | |-----------------|--------------------------------------|------|-----|-----|------| | Vcc | Supply voltage | 4.5 | 5.0 | 5.5 | ٧ | | Vss | Supply voltage | | 0.0 | | > | | VIH | High-level input voltage | 2.4 | | Vcc | V | | V <sub>(L</sub> | Low-level input voitage (see Note 2) | -1.0 | | 0.8 | ٧ | | VOH | High-level output voltage | 2.4 | | Vcc | ٧ | | VOL | Low-level output voltage | -1.0 | | 0.4 | V | | TA | Operating free-air temperature | 0 | 25 | 70 | °C | NOTE 2: The algebraic convention, where the more negative (less positive) limit is designated as minimum, is used in this data sheet for logic voltage levels only. # TEXAS INSTR (ASIC/MEMORY) 25E D T-46-23-17 ### electrical characteristics over full ranges of recommended operating conditions | PARAMETER | | TEST | TMS440 | 251-10 | TMS44C261-12 | | TMS44C251-15 | | | |-----------|------------------------------|----------------------------------------------------------------------------------------------------------|--------|--------|--------------|------|--------------|------|------| | | PANAMICIEN | CONDITIONS | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | Vон | High level output voltage | IOH = -5.0 mA | 2.4 | | 2.4 | | 2.4 | | V | | Vol | Low level output voltage | IOL = 4.2 mA | | 0.4 | | 0.4 | | 0.4 | V | | VOL(QSF) | QSF low level output voltage | IOL(QSF) = 6 mA | • | 0.4 | | 0.4 | | 0.4 | ٧ | | | Input leakage current | V <sub>I</sub> = 0 V to 5.8 V<br>V <sub>CC</sub> = 5.5 V<br>All other pins<br>= 0 V to V <sub>CC</sub> . | | ±10 | | ±10 | | ±10 | μΑ | | lo o | Output current leakage | V <sub>O</sub> = 0 V to V <sub>CC</sub><br>V <sub>CC</sub> = 5.5 V | | ±10 | | ± 10 | | ± 10 | μΑ | | | PARAMETER | SAM PORT | TMS44C251-10 | TMS44C251-12 | TMS44C251-15 | UNIT | |-------|--------------------------------------------------------------|----------|--------------|--------------|--------------|------| | | TAUAMETER | SAM FOR | MIN MAX | MIN MAX | MIN MAX | UNIT | | ICC1 | Operation current to(RW) = Minimum | Standby | 90 | 80 | 70 | | | ICC1A | t <sub>c(SC)</sub> = Minimum | Active | 110 | 95 | 85 | | | ICG2 | Standby current All Clocks = VCC | Standby | 5 | 5 | 5 | | | ICC2A | t <sub>c</sub> (SC) = Minimum | Active | 35 | 30 | 30 | | | Іссз | RAS-only refresh current to(RW) = Minimum | Standby | 90 | 80 | 70 | | | ССЗА | t <sub>c</sub> (RW) = Minimum | Active | 110 | 95 | 85 | mA | | ICC4 | Page mode current t <sub>C</sub> (P) = Minimum | Standby | 50 | 45 | 40 | IIIA | | CC4A | | Active | 60 | 55 | 50 | | | ICC5 | CAS-before-RAS current tc(RW) = Minimum | Standby | 80 | 70 | 65 | | | ICC5A | t <sub>c(SC)</sub> = Minimum | Active | 110 | 95 | 85 | | | lcc6 | Data transfer current | Standby | 90 | 80 | 70 | | | ICC6A | t <sub>c(RW)</sub> = Minimum<br>t <sub>c(SC)</sub> = Minimum | Active | 110 | 95 | 85 | | Dynamic RAMs ADVANCE INFORMATION TEXAS INSTR (ASIC/MEMORY) capacitance over recommended supply voltage range and operating free-air temperature range, f = 1 MHz (see Note 3) | | PARAMETER | MIN MAX | UNIT | |--------------------|--------------------------------------------|---------|------| | C <sub>i(A)</sub> | Input capacitance, address inputs | 6 | pF | | C <sub>i(RC)</sub> | Input capacitance, strobe inputs | 7 | pF | | C <sub>i(W)</sub> | input capacitance, write enable input | 7 | ρF | | Ci(SC) | Input capacitance, serial clock | 7 | pF | | C <sub>i(SE)</sub> | Input capacitance, serial enable | 7 | pF | | Ci(DSF) | Input capacitance, special function | 7 | pF | | Ci(TRG) | Input capacitance, transfer register input | 7 | pF | | CoO | Output capacitance, SDQ and DQ | 7 | pF | | Co(QSF) | Output capacitance, QSF | 10 | ρF | NOTE 3: V<sub>CC</sub> equal to 5.0 V $\pm$ 0.5 V and the bias on pins under test is 0.0 V. switching characteristics over recommended supply voltage range and operating free-air temperature range (see Note 4) | | PARAMETER | TEST | ALT. | TMS44C2 | 51-10 | TMS44C | 251-12 | TMS44C | 251-15 | | |----------------------|------------------------------------------------|--------------------------------|--------|---------|-------|--------|--------|--------|--------|------| | | CANAMETER | CONDITION | SYMBOL | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | t <sub>a(C)</sub> | Access time from CAS | td(RLCL) =<br>MAX | tCAC | | 25 | | 30 | | 35 | ns | | t <sub>a</sub> (CA) | Access time from column address | t <sub>d</sub> (RLCL) =<br>MAX | tCAA | | 50 | | 60 | | 75 | ns | | ta(CP) | Access time from CAS high | td(RLCL) = MAX | tCAP | | 55 | | 65 | | 80 | ns | | t <sub>a</sub> (R) | Access time from RAS | td(RLCL) = MAX | †RAC | | 100 | | 120 | | 150 | ns | | t <sub>a</sub> (G) | Access time of Q<br>from TRG low | | †OEA | | 25 | | 35 | | 45 | กร | | t <sub>a</sub> (SQ) | Access time of SQ<br>from SC high | C1 = 50 pF | tSCA | | 30 | | 35 | | 40 | ns | | t <sub>a</sub> (SE) | Access time of SQ from SE low | C1 = 50 pF | tSEA | | 20 | | 25 | | 30 | ns | | t <sub>a</sub> (QSF) | GOL HOIL OC HIGH | C1 = 50 pF<br>See Figure 3 | | | 60 | | 60 | | . 60 | ns | | tdis(CH) | Random output<br>disable time from<br>CAS high | C1 = 100 pF | tOFF | 0 | 25 | 0 | 30 | 0 | 35 | nš | | <sup>t</sup> dis(G) | Random output<br>disable time from<br>TRG high | C1 = 100 pF | tOEZ | 0 | 25 | 0 | 30 | 0 | 35 | ns | | t <sub>dis(SE)</sub> | Serial output<br>disable time from<br>SE high | C1 = 50 pF | tSEZ | | 20 | | 20 | | 25 | ns | NOTE 4: Switching times assume C1 = 100 pF unless otherwise noted. # 262,144 BY 4-BIT MULTIPORT VIDEO RAM TEXAS INSTR (ASIC/MEMORY) 25E D timing requirements over recommended supply voltage range and operating free-air temperature range † | | | ALT. | TMS44 | C251-10 | TMS44 | C251-12 | TMS44C251-15 | | ļ | |-----------------------|-------------------------------------------------|-------------|------------|---------|-------|---------|--------------|-------------|----| | | | SYMBOL | MIN | MAX | MIN | MAX | MIN | MAX | U | | tc(rd) | Read cycle time (see Note 5) | tRC | 190 | | 220 | | 260 | | r | | t <sub>c</sub> (W) | Write cycle time | tWC | 190 | | 220 | | 260 | | 7 | | tc(rdW) | Read-modify-write cycle time | tRWC | 265 | | 305 | | 355 | | 7 | | t <sub>C</sub> (P) | Page-mode read, write cycle time | tPC | 60 | | 70 | | 90 | | 7 | | tc(RDWP) | Page-mode read-modify-write cycle time | , tRWC | 125 | | 150 | | 180 | | 1 | | t <sub>c(TRD)</sub> | Transfer read cycle time | tRC | 190 | | 220 | | 260 | | Ī | | t <sub>c(TW)</sub> | Transfer write cycle time | twc | 190 | | 220 | | 260 | | L | | t <sub>c(SC)</sub> | Serial clock cycle time | tscc | 30 | | 35 | | 40 | | L | | tw(CH) | Pulse duration, CAS high | †CP | 20 | | 25 | | 35 | | | | tw(CL) | Pulse duration, CAS low (see Note 6) | tCAS | 25 | 75,000 | 35 | 75,000 | 40 | 75,000 | Γ | | tw(RH) | Pulse duration, RAS high | tRP | 80 | | - 90 | | 100 | | Γ | | tw(RL) | Pulse duration, RAS low (see Note 7) | tRAS | 100 | 75,000 | 120 | 75,000 | 150 | 75,000 | T | | tw(WL) | Pulse duration, W low | twp | 25 | | 25 | | 35 | • | T | | tw(TRG) | Pulse duration, TRG low | 1 | 25 | | 35 | | 40 | | r | | w(SCH) | Pulse duration, SC high | tsc | 10 | | 12 | | 15 | | H | | tw(SCL) | Pulse duration, SC low | tSCP | 10 | | 12 | | 15 | | ┢ | | tsu(CA) | Column address setup time | fASC | 0 | | 0 | | 0 | | t | | su(SFC) | DSF setup time before CAS low | 1 | 0. | | 0 | | 0 | | r | | su(RA) | Row address setup time | tASR | 0 | | 0 | | - 6 | | H | | t <sub>su</sub> (WMR) | W setup time before RAS low | twsn | 0 | | 0 | | 0 | | H | | su(DQR) | DQ setup time before RAS low | | 0 | | 0 | | 0 | <del></del> | H | | | TRG setup time before RAS low | †MS | - 0 | | | | | | ⊦ | | t <sub>su(TRG)</sub> | <del> </del> | tTLS | | | | | 0 | | Ļ | | su(SE) | SE setup time before RAS low | tesa | .0 | | 0 | | . 0 | | Ļ | | su(SFR) | DSF setup time before RAS low | 4 | 0 | | 0 | | 0 | | L | | su(DCL) | Data setup time before CAS low | tDSC | 0 | | 0 | | 0 | | L | | t <sub>su(DWL)</sub> | Data setup time before W low | tosw | 0 | | 0 | | 0 | | | | su(rd) | Read command setup time | tRCS | . 0 | | 0 | | Q | • | Г | | su(WCL) | Early write command setup time | twcs | <b>~</b> 5 | | - 45 | | -5 | | Г | | SULVICE | before CAS low | WCS | | | - 0 | | -5 | | L | | su(WCH) | Write setup time before CAS high | tcwL | 25 | | 30 | | 35 | | Г | | | Write setup time before RAS | | 0.5 | | 40 | | | | Г | | su(WRH) | high with $\overline{TRG} = \overline{W} = low$ | tRWL | 35 | | 40 | | 45 | | | | su(SDS) | SD setup time before SC high | tsds | 3 | | 3 | | 3 | | Γ | | h(CLCA) | Column address hold time after CAS low | tCAH | 20 | | 20 | | 25 | | Г | | h(SFC) | DSF hold time after CAS low | | 20 | | 20 | | 25 | | Г | | h(RA) | Row address hold time after RAS low | tRAH | 15 | | 15 | | 20 | | | | h(TRG) | TRG hold time after RAS low | <del></del> | 15 | | 15 | | 20 | | - | | -minui | SE hold time after RAS low | tTLH | ,,, | | | | | · | Ľ | | th(SE) | with $\overline{TRG} = \overline{W} = low$ | †REH | 15 | | 15 | į | 20 | | ١, | | | Write mask, transfer enable hold | 1 | | | | | | | - | | th(RWM) | time after RAS low | tRWH | 15 | | 15 | | 20 | | | Continued next page. $^{\dagger}\text{Timing measurements}$ are referenced to V<sub>IL</sub> max and V<sub>IH</sub> min. NOTES: 5. All cycle times assume $t_t = 5 \text{ ns}$ . 5. An eyele times assume t₁ = 5 hs. 6. In a read-modify-write cycle, td(CLWL) and t<sub>su(WCH)</sub> must be observed. Depending on the user's transition times, this may require additional CAS low time (tw(CL). 7. In a read-modify-write cycle, td(RLWL) and t<sub>su(WRH)</sub> must be observed. Depending on the user's transition times, this may require additional RAS low time (tw(RL). ADVANCE INFORMATION Dynamic RAMS ADVANCE INFORMATION | H | MULTIPORT | VIDEO | RAM | | |---|-----------|-------|-----|--| | | | | | | 25E D \_ TEXAS INSTR (ASIC/MEMORY) timing requirements over recommended supply voltage range and operating free-air temperature range $^\dagger$ | | | ALT. | TMS44C | 251-10 | TMS44C | 251-12 | TMS44C | | UNIT | | |-----------------------|-----------------------------------------------------------------------------------|--------------|--------|--------|--------|---------|--------|-----|----------|--| | | | SYMBOL | MIN | MAX | MIN | MAX | MIN | MAX | | | | th(RDQ) | DQ hold time after RAS low<br>(write mask operation) | tMH | 15 | | 15 | | 20 | | ns | | | th(SFR) | DSF hold time after RAS low | | 15 | | 15 | | 20 | | ns | | | th(RLCA) | Column address hold time after RAS low (see Note 8) | tAR | 45 | | 45 | | 55 | | ns | | | th(CLD) | Data hold time after CAS low | tpH | 25 | | 30 | | 40 | | ns | | | | Data hold time after RAS low (see Note 8) | tDHR | 50 | | 55 | | 70 | | ns | | | th(RLD) | Data hold time after W low | †DH | 25 | | 30 | | 40 | | ns | | | th(WLD) | Read hold time after CAS (see Note 9) | tRCH | 0 | | 0 | | 0 | | ns | | | th(CHrd) | Read hold time after RAS (see Note 9) | TRRH | 10 | | 10 | | 10 | | ns | | | th(RHrd) | Write hold time after CAS low | twch | | | 35 | | 45 | | ns | | | th(CLW) | Write hold time after RAS low | twcn | | | 60 | | 75 | | ns | | | th(RLW) | TRG hold time after W low (see Note 10) | + | 25 | | 30 | ···· | 40 | | ns | | | th(WLG) | SD hold time after SC high | †OEH<br>†SDH | 5 | | 5 | | 5 | | ns | | | th(SDS) | SQ hold time after SC high | tson | 10 | | 10 | | 10 | | ns | | | th(SHSQ) | Delay time, RAS low to CAS high | tCSH | 100 | | 120 | | 160 | | n | | | td(RLCH) | | | 0 | | 0 | | 0 | | n | | | td(CHRL) | Delay time, CAS high to RAS low Delay time CAS low to | tere tere | 35 | | 40 | | 45 | , | n | | | td(CLWL) | RAS high, write (see Note 11) Delay time, CAS low to W low (see Notes 12 and 13) | tcwp | 60 | | 75 | | 90 | | n | | | t <sub>d</sub> (RLCL) | Delay time, CAS low to<br>CAS low (see Notes 14 and 15) | tRCD | 25 | 75 | 25 | 85 | 30 | 110 | n | | | td(CARH) | Delay time, column address to RAS high | tRAL | 50 | | 60 | | 75 | | n | | | td(CACH) | Delay time, column address to CAS high | †CAL | 50 | | 60 | · · · · | 75 | | n | | | td(RLWL) | Delay time, RAS low to W low (see Note 12) | tRWD | 135 | | 160 | | 195 | | n | | | td(CAWL) | Delay time, column address to W low (see Note 12) | tAWE | 85 | | 100 | | 120 | | <u> </u> | | | td(RLCH) | Delay time, RAS low to CAS high<br>(see Note 16) | tCHR | 25 | | 25 | | 30 | | ļ | | | td(CLRL) | Delay time, CAS low to RAS low<br>(see Note 16) | †CSR | 10 | | 10 | | 15 | | <u> </u> | | | td(RHCL) | Delay time RAS high to CAS low<br>(see Note 16) | tRCP | 5 | | 5 | · | 5 | | ļ | | | td(CLGH) | Delay time, CAS low to TRG high | tCTH | 25 | | 35 | | 40 | | | | Continued next page. †Timing measurements are referenced to V<sub>IL</sub> max and V<sub>IH</sub> min. NOTES: 8. The minimum value is measured when t<sub>d</sub>(RLCL) is set to t<sub>d</sub>(RLCL) min as a reference. 9. Either t<sub>h</sub>(RHrd) or t<sub>h</sub>(CHrd) must be satisfied for a read cycle. 10. Output Enable controlled write. Output remains in the high-impedance state for the entire cycle. 11. Write cycles only. 12. Read-modify write operation only. 13. TRG must disable the output buffers prior to applying data to the DQ pins. 14. Read cycles only. 15. Maximum value specified only to guarantee access time. 16. CAS-before-RAS refresh operation only. # 262,144 BY 4-BIT MULTIPORT VIDEO RAM TEXAS INSTR (ASIC/MEMORY) 25E D \_ timing requirements over recommended supply voltage range and operating free-air temperature range † (concluded) | | | | ALT. | TMS44C | 251-10 | TMS44C251-12 | | TMS44C251-15 | | UNIT | |----------------------|-----------------------------------------------------------------------------------------------------|-----------------------------|------------------|------------------|--------|--------------|-----|-------------------|-----------------|------| | | | | SYMBOL | MIN | MAX | MIN | MAX | MIN | MAX | UNI | | td(GHD) | Delay time, TRG high before data applied at DQ | | | 25 | | 30 | | 30 | | ns | | | Delay time, RAS low to TRG | Early load | | th(T | RG) | th(Tf | RG) | th(TRG) | | | | td(RLTH) | high (see Notes 17 and 18) | Mid-line real-<br>time load | tRTH | 70 ` | | 80 | • | 95 | | ns | | td(RLSH) | Delay time, RAS low to first SC<br>high after TRG high (see Note 18) | | tRSD | 85 | | 95 | | 115 | | nŝ | | <sup>t</sup> d(CLSH) | Delay time, CAS low to first S<br>high after TRG high (see Note | | tCSD | 40 | | 45 | | 55 | | ns | | td(SCTR) | Delay time, SC high to TRG h<br>(see Notes 18 and 19) | igh | tTSL | 10 | | 10 | | 15 | | nş | | td(THRH) | Delay time, TRG high to RAS high (see Note 18) | | | 10 | | -10 | | -15 | | ns | | td(SCRL) | Delay time, SC high to $\overline{RAS}$ to $\overline{TRG} = \overline{W} = low$ (see Notes | | tSRS | 10 | | 10 | | 15 | | ns | | td(SCSE) | Delay time, SC high to SE hig<br>in serial input mode | h | <sup>t</sup> SRD | 20 | | 20 | | 25 | | กร | | td(RHSC) | Delay time, RAS high to SC h<br>(see Note 21) | igh | tTRP | 25 | | 30 | | 45 | | ns | | <sup>t</sup> d(THRL) | Delay time, TRG high to RAS (see Note 22) | low | tTSD | t <sub>w(F</sub> | RH) | tw(R | H) | <sup>t</sup> w(RI | <del>-1</del> ) | ns | | td(THSC) | Delay time, TRG high to SC h (see Note 22) | igh | tsws | 10 | | 10 | | 15 | • | ns | | <sup>†</sup> d(SESC) | Delay time, SE low to SC high<br>(see Note 23) | 1 | | 25 | | 25 | | 30 | | ns | | td(RHMS) | Delay time, RAS high to last (<br>cant) rising edge of SC before<br>switch during split read transf | boundary<br>er cycles | | 25 | | 30 | | 40 | | ns | | td(TPRL) | Delay time, first (TAP) rising e<br>after boundary switch to RAS<br>split read transfer cycles | low during | | 20 | | 25 | | 30 | | ns | | t <sub>rf</sub> (MA) | Refresh time interval, memory | | tREF | | 8 | | 8 | | 8 | ms | | tt | Transition time | | tγ | 3 | 50 | 3 | 50 | 3 | 50 | пз | †Timing measurements are referenced to V<sub>IL</sub> max and V<sub>IH</sub> min. NOTES: 17. TRG may be brought high "early" when real time memory to register data transfer is not required, provided that the th(TRG). td(SCTR), and td(RLSH) specifications are met. 18. Memory to register (read) transfer cycles only. 19. In a transfer read cycle, the state of SC when TRG rises is a Don't Care condition. However, to guarantee proper sequencing of the internal clock circuitry, there can be no positive transitions of SC for at least 10 ns prior to when TRG goes high. 20. In a transfer write cycle, the state of SC when RAS falls is a Don't Cere condition. However, to guarantee proper sequencing of the internal clock circuitry, there can be no positive transitions of SC for at least 10 ns prior to when RAS goes low. 21. Register to memory (write) transfer cycles only. 22. Memory to register (read) and register to memory (write) transfer cycles only. 23. Serial data-in shift cycles only. INSTRUMENTS **Dynamic RAMs** ADVANCE INFORMATION P 25E D TEXAS INSTR (ASIC/MEMORY) ### PARAMETER MEASUREMENT INFORMATION a) LOAD CIRCUIT EXCEPT QSF b) QSF LOAD CIRCUIT FIGURE 3. LOAD CIRCUIT read cycle timing 4-98 **Dynamic RAMs** **ADVANCE INFORMATION** TEXAS INSTR (ASIC/MEMORY) 25E D \_\_ early write cycle timing T-46-23-17 NOTE 24: See "Write Cycle State Table" for the logic state of "1", "2", "3", "4", and "5", TMS44C251 262,144 BY 4-BIT MULTIPORT VIDEO RAM T-46-23-17 TEXAS INSTR (ASIC/MEMORY) 25E D delayed write cycle timing NOTE 24: See "Write Cycle State Table" for the logic state of "1", "2", "3", "4", and "5". 4-100 # 262,144 BY 4-BIT MULTIPORT VIDEO RAM TEXAS INSTR (ASIC/MEMORY) write cycle state table | CYCLE | | | STATE | | | |---------------------------------|---|------|----------|-------|-------| | O TOLE | 1 | 2 | 3 | 4 | 5 | | Write mask load/use | 0 | 0 | σ | WRITE | VALID | | Write DQs to I/Os | | 1 " | 1 | MASK | DATA | | Write mask load/use | 0 | | 0 | WRITE | ADDR | | Block write | | . ' | | MASK | MASK | | Use previous write mask | | 0 | | DON'T | VALID | | Write DQs to I/Os | ' | 1 " | 0 | CARE | DATA | | Use previous write mask | 1 | 4 | | DON'T | ADDR | | Block write | ' | ' ' | 0 | CARE | MASK | | Load write mask on later of | | _ | | DON'T | WRITE | | ₩ fall and CAS fall | ' | 0 | <b>'</b> | CARE | MASK | | Load color register on later of | • | | | DON'T | COLOR | | W fall and CAS fall | | } ' | ' | CARE | DATA | | Write mask disabled, | 0 | | | DON'T | ADDR | | Block write to all I/Os | " | 1 | 1 1 | CARE | MASK | | Normal early or late | 0 | 1 | | DON'T | VALID | | Write operation | 0 | 0 | 1 | CARE | DATA | **Dynamic RAMs** ADVANCE INFORMATION P T-46-23-17 - TEXAS INSTR (ASIC/MEMORY) 25E D read-write/read-modify-write cycle timing NOTE 25: See "Write Cycle State Table" for logic state of "1", "2", "3", "4", and "5". Same logic as delayed write cycle. **Dynamic RAMs** **ADVANCE INFORMATION** NOTE 26: A write cycle or a read-modify-write cycle can be mixed with the read cycles as long as the write and read-modify-write timing specifications are not violated and the proper polarity of DSF is selected on the falling edges of RAS and CAS to select the desired write mode (normal, block write, etc.). <sup>†</sup>Access time is ta(CA) dependent. \*Output may go from the high-impedance state to an invalid data state prior to the specified access time. T-46-23-17 TEXAS INSTR (ASIC/MEMORY) 25E D enhanced page mode write cycle timing NOTES: 24. See "Write Cycle State Table" for logic state of "1", "2", "3", "4", and "5". 27. A read cycle or a read-modify-write cycle can be intermixed with write cycles, observing read and read-modify-write timing specifications. TRG must remain high throughout the entire page-mode operation if the late write feature is used, to guarantee page-mode cycle time. If the early write cycle timing is used, the state of TRG is a Don't Care after the minimum period the TRG. from the falling edge of RAS. †Referenced to CAS or W, whichever occurs last. **Dynamic RAMs** **ADVANCE INFORMATION** NOTES: 24. See "Write Cycle State Table" for logic state of "1", "2", "3", "4", and "5". 28. A read or a write cycle can be intermixed with read-modify-write cycles as long as the read and write timing specifications are not violated. †Output may go from the high-impedance state to an invalid data state prior to the specified access time. TMS44C251 262,144 BY 4-BIT MULTIPORT VIDEO RAM T-46-23-17 TEXAS INSTR (ASIC/MEMORY) 25E D RAS-only refresh timing # 262,144 BY 4-BIT MULTIPORT VIDEO RAM 25E D \_\_\_\_ TEXAS INSTR (ASIC/MEMORY) CAS-before-RAS refresh T-46-23-17 **Dynamic RAMs** **ADVANCE INFORMATION** 25E D CAS-before-RAS refresh counter test timing TEXAS INSTR (ASIC/MEMORY) 25E D hidden refresh cycle timing T-46-23-17 **ADVANCE INFORMATION** # TEXAS INSTR (ASIC/MEMORY) 2SE D write-mode control pseudo write transfer timing The write-mode control cycle is used to change the SDQs from the output mode to the input mode. This allows serial data to be written into the data register. The diagram below assumes that the device was originally in the serial read mode. NOTES: 29. Random-mode Q outputs remain in the high-impedance state for the entire write-mode control. 30. SE must be high as RAS falls in order to perform a write-mode control cycle. NOTES: 31. Rendom mode Q outputs remain in the high-impedance state for the entire data register to memory transfer cycle. This cycle is used to transfer data from the data register to the memory array. Every one of the 512 locations in each data register is written into the corresponding 512 columns of the selected row. Data in the data register may proceed from a serial shift-in or from a parallel load from one of the memory array rows. The above diagram assumes that the device is in the serial write mode (i.e., SD is enabled by a previous write mode control cycle, thus allowing data to be shifted-in). 32. See "Register Transfer Functions Table" for logic state of "1" and "3". INSTRUMENTS POST OFFICE BOX 1443 . HOUSTON, TEXAS 77001 4-111 **ADVANCE INFORMATION** # TMS44C251 262,144 BY 4-BIT MULTIPORT VIDEO RAM 25E D TEXAS INSTR (ASIC/MEMORY) register transfer functions table | | 1 | RAS | FALL | | |-----------------------------|-----|-----|------------|-----------| | FUNCTION | TRĞ | W | DSF<br>(1) | SE<br>(3) | | Register to memory transfer | 0 | . 0 | × | 0 | | Register to memory transfer | 0. | 0 | 1 | X | | Pseudo-transfer SDQ control | 0 | 0 | x | 1 | | Memory to register transfer | 0 | 1 | 0 | X | | Split register transfer | . 0 | 1 | 1 | j × | TMS44C251 262,144 BY 4-BIT MULTIPORT VIDEO RAM - NOTES: 33. Random mode (Q outputs) remain in the high-impedance state for the entire memory to data register transfer cycle. The memory to data register transfer cycle is used to load the data registers in parallel from the memory array. The 512 locations in each data register are written into from the 512 corresponding columns of the selected row. The data that is transferred into the data registers may be either shifted out or transferred back into another row. - 34. Once data is transferred into the data registers, the SAM is in the serial read mode (i.e., the SQ is enabled), thus allowing data to be shifted out of the registers. Also, the first bit to be read from the data register after TRG has gone high must be activated by a positive transition of SC. NOTE 35: There must be a minimum of one SC clock cycle between any two split register reload cycles. TMS44C251 8961725 0076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076994 5 10076 NOTE 36: In split register mode, data can be transferred from different rows to the low and high halves of the data register. 25E D TEXAS INSTR (ASIC/MEMORY) serial data-in timing T-46-23-17 The Serial Data-in cycle is used to input serial data into the data registers. Before data can be written into the data registers via SD, the device must be put into the write mode by performing a write mode control, or pseudo-transfer, cycle. Transfer write cycles occurring between the write mode control cycle and the subsequent writing or data will not take the device out of the write mode. However, a transfer read cycle during that time will take the device out of the write mode and put it into the read mode, thus disabling the input of data. Data will be written starting at the location specified by the input address loaded on the previous transfer cycle. While accessing data in the serial data registers, the state of TRG is a Don't Care as long as TRG is held high when RAS goes low to prevent data transfers between memory and data registers. **ADVANCE INFORMATION** Dynamic RAMs ## 262,144 BY 4-BIT MULTIPORT VIDEO RAM 25E D TEXAS INSTR (ASIC/MEMORY) serial data-out timing NOTE 37: While reading data through the serial data register, the state of TRG is a Don't Care as long as TRG is held high when RAS goes low. This is to avoid the initiation of a register to memory or memory to register data transfer operation. The Serial Data-out cycle is used to read data out of the data registers. Before data can be read via SQ, the device must be put into the read mode by performing a transfer read cycle. Transfer write cycles occurring between the transfer read cycle and the subsequent shifting out of data will not take the device out of the read mode. But a write mode control cycle at that time will take the device out of the read mode and put it in the write mode, thus not allowing the reading of data.