





SLVSCJ0A - MARCH 2014 - REVISED MARCH 2014

# TPS25200 5V eFuse with Precision Adjustable Current Limit and Overvoltage Clamp

Technical

Documents

Sample &

Buy

#### 1 Features

- 2.5 V to 6.5 V Operation
- Input Withstands Up to 20 V
- 7.6 V Input Overvoltage Shutoff
- 5.25 V to 5.55 V Fixed Overvoltge Clamp
- 0.6-µs Overvoltage Lockout Response
- 3.5-µs Short Circuit Response
- Integrated 60-mΩ High-Side MOSFET
- Up to 2.5 A Continuous Load Current
- ±6% Current-Limit Accuracy at 2.9 A
- Reverse Current Blocking While Disabled
- Built-in Soft Start
- Pin-to-Pin Compatible with TPS2553

#### 2 Applications

- **USB** Power Switch
- **USB Slave Devices**
- **Cell/Smart Phones**
- 3G, 4G Wireless Data-card
- Solid State Drives (SSD)
- 3 V or 5 V Adapter Powered Devices

#### Simplified Schematic 4



## 3 Description

Tools &

Software

The TPS25200 is a 5V eFuse with precision current limit and overvoltage clamp. The device provides robust protection for load and source during overvoltage and overcurrent events.

Support &

Community

**.**...

The TPS25200 is an intelligent protected load switch with V<sub>IN</sub> tolerant to 20 V. In the event that an incorrect voltage is applied at IN, the output will clamp to 5.4 V to protect the load. If the voltage at IN exceeds 7.6 V, the device disconnects the load to prevent damage to the device and/or load.

The TPS25200 has an internal 60 mΩ power switch and is intended for protecting source, device, and load under a variety of abnormal conditions. The device provides up to 2.5 A of continuous load current. Current limit is programmable from 85 mA to 2.9 A with a single resistor to ground. During overload events output current is limited to the level set by  $R_{IIIM}$ . If a persistent overload occurs the device will eventually go into thermal shutoff to prevent damage to the TPS25200.

#### **Device Information**

| ORDER NUMBER | PACKAGE | BODY SIZE |
|--------------|---------|-----------|
| TPS25200DRV  | SON (6) | 2mm × 2mm |



# **Table of Contents**

| 1 | Feat                  | ures 1                             |  |  |  |  |  |  |  |  |  |
|---|-----------------------|------------------------------------|--|--|--|--|--|--|--|--|--|
| 2 | Арр                   | lications1                         |  |  |  |  |  |  |  |  |  |
| 3 | Des                   | cription1                          |  |  |  |  |  |  |  |  |  |
| 4 | Simplified Schematic1 |                                    |  |  |  |  |  |  |  |  |  |
| 5 | Rev                   | ision History 2                    |  |  |  |  |  |  |  |  |  |
| 6 | Terr                  | ninal Configuration and Functions  |  |  |  |  |  |  |  |  |  |
| 7 | Spe                   | cifications                        |  |  |  |  |  |  |  |  |  |
|   | 7.1                   | Absolute Maximum Ratings 4         |  |  |  |  |  |  |  |  |  |
|   | 7.2                   | Handling Ratings 4                 |  |  |  |  |  |  |  |  |  |
|   | 7.3                   | Recommended Operating Conditions 4 |  |  |  |  |  |  |  |  |  |
|   | 7.4                   | Thermal Information 4              |  |  |  |  |  |  |  |  |  |
|   | 7.5                   | Electrical Characteristics 5       |  |  |  |  |  |  |  |  |  |
|   | 7.6                   | Timing Characteristics             |  |  |  |  |  |  |  |  |  |
|   | 7.7                   | Typical Characteristics 7          |  |  |  |  |  |  |  |  |  |
| 8 | Para                  | meter Measurement Information      |  |  |  |  |  |  |  |  |  |
| 9 | Deta                  | iled Description 10                |  |  |  |  |  |  |  |  |  |

#### Revision History 5

| CI | hanges from Original (March 2014) to Revision A                             | Page |
|----|-----------------------------------------------------------------------------|------|
| •  | Changed the t <sub>off</sub> TYP value From: 0.24 ms To: 0.22 ms            | 6    |
| •  | Added condition: $V_{EN} = V_{IN} = 0$ V to Figure 4                        | 7    |
| •  | Changed Figure 9 graph title From: Discharge Resistance To: V <sub>IN</sub> | 7    |
| •  | Changed Equation 4 From = 2470 mA to = 2479 mA                              | 17   |





www.ti.com



#### TPS25200 SLVSCJ0A – MARCH 2014 – REVISED MARCH 2014

# 6 Terminal Configuration and Functions



#### **Terminal Functions**

| TERMINAL  |     | ТҮРЕ | DESCRIPTION                                                                                                                                                                                                                                        |
|-----------|-----|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME      | NO. | TIFE | DESCRIPTION                                                                                                                                                                                                                                        |
| EN        | 4   | Ι    | Logic-level control input. When is driven high, the power switch is enabled. When it is driven low, turn power switch off. This pin can not be left floating and it must be limited below the absolute maximum rating if tied to $V_{\text{IN}}$ . |
| FAULT     | 3   | 0    | Active-low open-drain output, asserted during overcurrent, overvoltage or overtemperature. Connect a pull up resistor to the logic I/O voltage.                                                                                                    |
| GND       | 5   |      | Ground connection; connect externally to PowerPAD.                                                                                                                                                                                                 |
| ILIM      | 2   | 0    | External resistor used to set current-limit threshold; Recommended 33 k $\Omega \le R_{ILIM} \le 1100 \text{ k}\Omega$ .                                                                                                                           |
| IN        | 6   | I    | Input voltage; connect a 0.1 $\mu F$ or greater ceramic capacitor from IN to GND as close to the IC as possible.                                                                                                                                   |
| OUT       | 1   | 0    | Protected power switch V <sub>OUT</sub> .                                                                                                                                                                                                          |
| PowerPAD™ | PAD |      | Internally connected to GND; used to heat-sink the part to the circuit board traces. Connect PowerPAD to GND terminal externally.                                                                                                                  |

# 7 Specifications

## 7.1 Absolute Maximum Ratings

over operating free-air temperature range, voltage are referenced to GND (unless otherwise noted) <sup>(1)</sup>

|                |                                       | MIN           | MAX    | UNIT |
|----------------|---------------------------------------|---------------|--------|------|
|                | Voltage range on IN                   | -0.3          | 20     | V    |
|                | Voltage range on OUT, EN, ILIM, FAULT | -0.3          | 7      | V    |
|                | Voltage range from IN to OUT          | -7            | 20     | V    |
| I <sub>O</sub> | Continuous output current             | Thermally L   | imited |      |
|                | Continuous FAULT output sink current  |               | 25     | mA   |
|                | Continuous ILIM output source current |               | 150    | μA   |
| TJ             | Operating junction temperature        | Internally li | imited |      |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 7.2 Handling Ratings

|                    |                                                | MIN | MAX | UNIT |
|--------------------|------------------------------------------------|-----|-----|------|
| T <sub>stg</sub>   | Storage temperature range                      | -65 | 150 | °C   |
| ESD <sup>(1)</sup> | Human Body Model (HBM) ESD stress voltage      |     | 2   | kV   |
|                    | Charging Device Model (CDM) ESD stress voltage |     | 500 | V    |

(1) Electrostatic discharge (ESD) to measure device sensitivity and immunity to damage caused by assembly line electrostatic discharges in to the device.

## 7.3 Recommended Operating Conditions

over operating free-air temperature range, voltage are referenced to GND (unless otherwise noted)

|                   |                                  | MIN | MAX  | UNIT |
|-------------------|----------------------------------|-----|------|------|
| V <sub>IN</sub>   | Input voltage of IN              | 2.5 | 6.5  | V    |
| V <sub>EN</sub>   | Enable terminal voltage          | 0   | 6.5  | V    |
| IFAULT            | Continuous FAULT sink current    | 0   | 10   | mA   |
| I <sub>OUT</sub>  | Continuous output current of OUT |     | 2.5  | А    |
| R <sub>ILIM</sub> | Current-limit set resistors      | 33  | 1100 | kΩ   |
| TJ                | Operating junction temperature   | -40 | 125  | °C   |

### 7.4 Thermal Information

|                    | THERMAL METRIC <sup>(1)</sup>                | TPS25200        | LINUT   |
|--------------------|----------------------------------------------|-----------------|---------|
|                    |                                              | DRV (6 TERMINAL | G) UNIT |
| $\theta_{JA}$      | Junction-to-ambient thermal resistance       | 66.5            |         |
| θ <sub>JCtop</sub> | Junction-to-case (top) thermal resistance    | 83.4            |         |
| $\theta_{JB}$      | Junction-to-board thermal resistance         | 36.1            | °C/W    |
| $\Psi_{JT}$        | Junction-to-top characterization parameter   | 1.6             | ·C/W    |
| $\Psi_{JB}$        | Junction-to-board characterization parameter | 36.5            |         |
| $\theta_{JCbot}$   | Junction-to-case (bottom) thermal resistance | 7.6             |         |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.



## 7.5 Electrical Characteristics

Conditions are  $-40^{\circ}C \le T_J \le 125^{\circ}C$  and 2.5 V  $\le V_{IN} \le 6.5$  V.  $V_{EN} = V_{IN}$ ,  $R_{ILIM} = 33k\Omega$ . Positive current into terminals. Typical value is at 25°C. All voltages are with respect to GND (unless otherwise noted).

|                      | PARAMETER                                                  | TEST C                                                     | CONDITIONS                                              | MIN  | TYP                | MAX  | UNIT |
|----------------------|------------------------------------------------------------|------------------------------------------------------------|---------------------------------------------------------|------|--------------------|------|------|
| POWER                | RSWITCH                                                    |                                                            |                                                         |      |                    |      |      |
|                      |                                                            |                                                            | $T_J = 25^{\circ}C$                                     |      | 60                 | 70   |      |
| DS(on)               | IN–OUT resistance <sup>(1)</sup>                           | 2.5 V ≤ V <sub>IN</sub> ≤ 5 V,<br>I <sub>OUT</sub> = 2.5 A | –40°C ≤ T <sub>J</sub> ≤ 85°C                           |      | 60                 | 90   | mΩ   |
| . ,                  |                                                            | 100T = 2.3  A                                              | –40°C ≤ T <sub>J</sub> ≤ 125°C                          |      | 60                 | 99   |      |
| ENABL                | E INPUT EN                                                 |                                                            |                                                         |      |                    |      |      |
|                      | EN terminal turn on threshold                              | Input rising                                               |                                                         |      |                    | 1.9  | V    |
|                      | EN terminal turn off threshold                             | Input falling                                              |                                                         | 0.6  |                    |      | V    |
|                      | Hyesteresis                                                |                                                            |                                                         |      | 330 <sup>(2)</sup> |      | mV   |
| I <sub>EN</sub>      | Leakage current                                            | $V_{EN} = 0 V \text{ or } 5.5 V$                           |                                                         | -2   |                    | 2    | μA   |
| DISCHA               | ARGE                                                       |                                                            |                                                         |      |                    |      |      |
| R <sub>DCHG</sub>    | OUT Discharge Resistance                                   | V <sub>OUT</sub> = 5 V, V <sub>EN</sub> = 0 V              | V                                                       |      | 480                | 625  | Ω    |
| CURRE                | NT LIMIT                                                   |                                                            |                                                         |      |                    |      |      |
|                      |                                                            | R <sub>ILIM</sub> = 33 kΩ                                  |                                                         | 2773 | 2952               | 3127 |      |
|                      |                                                            | $R_{ILIM} = 40.2 \text{ k}\Omega$                          |                                                         | 2270 | 2423               | 2570 |      |
|                      | Current limit See Figure 12                                | $R_{ILIM} = 56 \text{ k}\Omega$                            |                                                         | 1620 | 1740               | 1860 | ~ ^  |
| I <sub>OS</sub>      | Current - limit, See Figure 13                             | R <sub>ILIM</sub> = 80.6 kΩ                                | 1110                                                    | 1206 | 1300               | mA   |      |
|                      |                                                            | $R_{ILIM} = 150 \text{ k}\Omega$                           | 590                                                     | 647  | 710                |      |      |
|                      |                                                            | R <sub>ILIM</sub> = 1100 kΩ                                |                                                         | 40   | 83                 | 130  | l    |
| OVERV                | OLTAGE LOCKOUT, IN                                         |                                                            |                                                         |      |                    |      |      |
| V <sub>(OVLO)</sub>  | IN rising OVLO threshold voltage                           | IN rising                                                  |                                                         | 6.8  | 7.6                | 8.45 | V    |
|                      | Hysteresis                                                 |                                                            |                                                         |      | 70 <sup>(2)</sup>  |      | mV   |
| VOLTA                | GE CLAMP, OUT                                              |                                                            |                                                         |      |                    |      |      |
| V <sub>(OVC)</sub>   | OUT clamp voltage threshold                                | $C_L = 1 \ \mu F, R_L = 100 \ G$                           | D, V <sub>IN</sub> = 6.5V                               | 5.25 | 5.4                | 5.55 | V    |
| SUPPL                | Y CURRENT                                                  |                                                            |                                                         |      |                    |      |      |
|                      | Supply autrant, low loval autout                           | $V_{EN} = 0 V, V_{IN} = 5 V$                               |                                                         |      | 0.8                | 5    |      |
| I <sub>IN(off)</sub> | Supply current, low-level output                           | $V_{EN}$ = 0 or 5 V, $V_{IN}$ =                            | 20 V                                                    |      | 1000               | 1700 | μA   |
| I                    | Supply current high lovel output                           | V <sub>IN</sub> = 5 V,                                     | $R_{ILIM} = 33 \text{ k}\Omega$                         |      | 143                | 200  |      |
| I <sub>IN(on)</sub>  | Supply current, high-level output                          | No load on OUT                                             | $R_{ILIM} = 150 \text{ k}\Omega$                        |      | 134                | 190  | μA   |
| I <sub>REV</sub>     | Reverse leakage current                                    | $V_{OUT} = 6.5V, V_{IN} = V_{E}$<br>Measure $I_{OUT}$      | $T_{\rm EN} = 0 \ V, \ T_{\rm J} = 25^{\circ} {\rm C},$ |      | 3.0                | 5    | μA   |
| UNDER                | VOLTAGE LOCKOUT, IN                                        |                                                            |                                                         |      |                    |      |      |
| V <sub>UVLO</sub>    | IN rising UVLO threshold voltage                           | IN rising                                                  |                                                         |      | 2.35               | 2.45 | V    |
|                      | Hysteresis                                                 |                                                            |                                                         |      | 30 <sup>(2)</sup>  |      | mV   |
| FAULT                | FLAG                                                       |                                                            |                                                         |      |                    |      |      |
| V <sub>OL</sub>      | Output low voltage, FAULT                                  | $I_{FAULT} = 1 \text{ mA}$                                 |                                                         |      | 50                 | 180  | mV   |
|                      | Off-state leakage                                          | V <sub>FAULT</sub> = 6.5 V                                 |                                                         |      |                    | 1    | μA   |
| THERM                | AL SHUTDOWN                                                |                                                            |                                                         |      |                    |      |      |
|                      | Thermal shutdown threshold, OTSD2                          |                                                            |                                                         | 155  |                    |      |      |
|                      | Thermal shutdown threshold only in<br>current-limit, OTSD1 |                                                            |                                                         | 135  |                    |      | °C   |
|                      | Hysteresis                                                 |                                                            |                                                         |      | 20 <sup>(2)</sup>  |      |      |

(1) Pulse-testing techniques maintain junction temperature close to ambient temperature. Thermal effects must be taken into account separately.

(2) These parameters are provided for reference only and does not constitute part of TI's published device specifications for purposes of TI's product warranty.

EXAS

www.ti.com

## 7.6 Timing Characteristics

Conditions are  $-40^{\circ}C \le T_J \le 125^{\circ}C$  and 2.5 V  $\le V_{IN} \le 6.5$  V.  $V_{EN} = V_{IN}$ ,  $R_{ILIM} = 33k\Omega$ . Positive current are into terminals. Typical value is at 25°C. All voltages are with respect to GND (unless otherwise noted)

|                               | PARAMETER                   | TEST CONDITIONS                                                                 | MIN | TYP                | MAX | UNIT |
|-------------------------------|-----------------------------|---------------------------------------------------------------------------------|-----|--------------------|-----|------|
| POWER SWITC                   | СН                          | ·                                                                               |     |                    |     |      |
| t <sub>r</sub>                | OUT voltage rise time       |                                                                                 |     | 2.05               | 3.2 |      |
| t <sub>f</sub>                | OUT voltage fall time       | $C_L = 1 \ \mu F, R_L = 100 \ \Omega$ , (see Figure 11)                         |     | 0.18               | 0.2 | ms   |
| ENABLE INPU                   | T EN                        |                                                                                 |     |                    |     |      |
| t <sub>on</sub>               | Turn-on time                | 2.5 V ≤ V <sub>IN</sub> ≤ 5 V, C <sub>L</sub> = 1 μF, R <sub>L</sub> = 100 Ω,   |     | 5.12               | 7.3 | ms   |
| t <sub>off</sub>              | Turn-off time               | (see Figure 11)                                                                 |     | 0.22               | 0.3 | ms   |
| CURRENT LIM                   | IT                          |                                                                                 |     |                    |     |      |
| t <sub>(IOS)</sub>            | Short-circuit response time | V <sub>IN</sub> = 5 V (see Figure 13)                                           |     | 3.5 <sup>(1)</sup> |     | μs   |
| OVERVOLTAG                    | E LOCKOUT, IN               |                                                                                 |     |                    |     |      |
| t <sub>(OVLO_off_delay)</sub> | Turn-Off Delay for OVLO     | $V_{IN}$ 5 V to 10 V with 1 V/µs ramp up rate, $V_{OUT}$ with 100 $\Omega$ load |     | 0.6 <sup>(1)</sup> |     | μs   |
| FAULT FLAG                    |                             |                                                                                 |     |                    |     |      |
|                               | FAULT deglitch              | FAULT assertion or de-assertion due to<br>overcurrent condition                 | 5   | 8                  | 12  | ms   |

(1) This parameter is provided for reference only and does not constitute part of TI's published device specifications for purposes of TI's product warranty.



## 7.7 Typical Characteristics





# **Typical Characteristics (continued)**





# 8 Parameter Measurement Information



Figure 10. Output Rise/Fall Test Load



Figure 12. Enable Timing, Active High Enable



Figure 11. Power-On and Off Timing



Figure 13. Output Short Circuit Parameters



## 9 Detailed Description

### 9.1 Overview

The TPS25200 is an intelligent low voltage switch or e-Fuse with robust overcurrent and overvoltage protection which are suitable for a variety of applications.

The TPS25200 current limited power switch uses N-channel MOSFETs in applications requiring up to 2.5 A of continuous load current. The device allows the user to program the current-limit threshold between 85 mA and 2.9 A (typ.) via an external resistor. The device enters constant-current mode when the load exceeds the current-limit threshold.

The TPS25200 Input can withstand 20 V DC voltage, but clamps  $V_{OUT}$  to a precision regulated 5.4 V and shuts down in the event  $V_{IN}$  exceeds 7.6 V. The device also integrates overcurrent and short circuit protection. The precision overcurrent limit helps to minimize over design of the input power supply while the fast response short circuit protection isolates the load when a short circuit is detected.

The additional features include:

- Enable the device can be put into a sleep mode for portable applications.
- Overtemperature protection to safely shutdown in the event of an overcurrent event or a slight overvoltage event where the V<sub>OUT</sub> clamp is engaged over and extended period of time.
- Deglitched fault reporting to filter the Fault signal to ensure TPS25200 do not provide false fault alerts.
- Output discharge pull-down to help ensue a load is in fact off and not in some undefined operational state.
- Reverse blocking when disabled to prevent back-drive from an active load inadvertently causing undetermined behavior in the application.



#### 9.2 Functional Block Diagram



A. 6.4 V typical clamp voltage

#### 9.3 Feature Description

#### 9.3.1 Enable

This logic enable input controls the power switch and device supply current. A logic high input on EN enables the driver, control circuits, and power switch. The enable input is compatible with both TTL and CMOS logic levels.

EN can be tied to  $V_{IN}$  with a pull up resistor, and is protected with an integrated zener diode.Use a sufficiently large (300k) pull up resistor to ensure that the  $V_{(EN)}$  is limited below the absolute maximum rating.

#### 9.3.2 Thermal Sense

The TPS25200 self protects by using two independent thermal sensing circuits that monitor the operating temperature of the power switch and disable operation if the temperature exceeds recommended operating conditions. The TPS25200 device operates in constant-current mode during an overcurrent condition, which increases the voltage drop across power switch. The power dissipation in the package is proportional to the voltage drop across the power switch, which increases the junction temperature during an overcurrent condition. The first thermal sensor (OTSD1) turns off the power switch when the die temperature exceeds 135°C (min) and the part is in current limit. Hysteresis is built into the thermal sensor, and the switch turns on after the device has cooled approximately 20°C.

Copyright © 2014, Texas Instruments Incorporated

#### TPS25200 SLVSCJ0A – MARCH 2014 – REVISED MARCH 2014



www.ti.com

#### **Feature Description (continued)**

The TPS25200 also has a second ambient thermal sensor (OTSD2). The ambient thermal sensor turns off the power switch when the die temperature exceeds 155°C (min) regardless of whether the power switch is in current limit and will turn on the power switch after the device has cooled approximately 20°C. The TPS25200 continues to cycle off and on until the fault is removed.

#### 9.3.3 Overcurrent Protection

The TPS25200 will thermally protect itself by thermal cycling during an extended overcurrent condition. The device turns off when the junction temperature exceeds 135°C (typ) while in current limit. The device remains off until the junction temperature cools 20°C (typ) and then restarts. The TPS25200 cycles on/off until the overload is removed (see Figure 27 and Figure 30).

The TPS25200 responds to an overcurrent condition by limiting their output current to the  $I_{OS}$  levels shown in Figure 13. When an overcurrent condition is detected, the device maintains a constant output current and the output voltage is reduced accordingly. During an over current event, two possible overload conditions can occur.

The first condition is when a short circuit or partial short circuit is present when the device is powered-up or enabled. The output voltage is held near zero potential with respect to ground and the TPS25200 ramps the output current to  $I_{OS}$ . The TPS25200 devices will limit the current to  $I_{OS}$  until the overload condition is removed or the device begins to thermal cycle.

The second condition is when a short circuit, partial short circuit, or transient overload occurs while the device is enabled and powered on. The device responds to the overcurrent condition within time  $t_{IOS}$  (see Figure 13). The current-sense amplifier is overdriven during this time and momentarily disables the internal current-limit MOSFET. The current-sense amplifier recovers and limits the output current to  $I_{OS}$ . Similar to the previous case, the TPS25200 will limit the current to  $I_{OS}$  until the overload condition is removed or the device begins to thermal cycle.

### 9.3.4 FAULT Response

The FAULT open-drain output is asserted (active low) during an overcurrent, overtemperature or overvoltage condition. The TPS25200 asserts the FAULT signal until the fault condition is removed and the device resumes normal operation. The TPS25200 is designed to eliminate false FAULT reporting by using an internal delay "deglitch" circuit for overcurrent (8-ms typical) conditions without the need for external circuitry. This ensures that FAULT is not accidentally asserted due to normal operation such as starting into a heavy capacitive load. The deglitch circuitry delays entering and leaving current-limit induced fault conditions.

The FAULT signal is not deglitched when the MOSFET is disabled due to an overtemperature condition but is deglitched after the device has cooled and begins to turn on. This unidirectional deglitch prevents FAULT oscillation during an overtemperature event.

The FAULT signal is not deglitched when the MOSFET is disabled into OVLO or out of OVLO. The TPS25200 does not assert the FAULT during output voltage clamp mode.

Connect FAULT with a pull up resistor to a low voltage I/O rail.

#### 9.3.5 Output Discharge

A 480  $\Omega$  (typical) output discharge will dissipate stored charge and leakage current on OUT when the TPS25200 is in UVLO, disabled or OVLO. The pull down capability decreases as V<sub>IN</sub> decreases (Figure 9).



#### 9.4 Device Functional Modes

TPS25200 V<sub>IN</sub> can withstand up to 20 V. Within 0 V to 20 V range, it can be divided to four modes.



Figure 14. Output vs Input Voltage

#### 9.4.1 Undervoltage Lockout (UVLO)

The undervoltage lockout (UVLO) circuit disables the power switch until the input voltage reaches the UVLO turnon threshold. Built-in hysteresis prevents unwanted on/off cycling due to input voltage droop during turn on.

#### 9.4.2 Overcurrent Protection (OCP)

When 2.35 V <  $V_{IN}$  < 5.4 V, TPS25200 is a traditional power switch, providing overcurrent protection.

#### 9.4.3 Overvoltage Clamp (OVC)

When 5.4 V <  $V_{IN}$  < 7.6 V, the overvoltage clamp (OVC) circuit clamps the output voltage to 5.4 V. Within this  $V_{IN}$  range, the overcurrent protection remains active.

#### 9.4.4 Overvoltage Lockout (OVLO)

When V<sub>IN</sub> exceeds 7.6 V, the overvoltage lockout (OVLO) circuit turns off the protected power switch.

## Figure 16. Typical Application Schematic

Use the I<sub>OS</sub> in the Electrical Characteristics table or I<sub>OS</sub> in the Equation 1 to select the R<sub>ILIM</sub>.

#### 10.2.1.1 Design Requirements

For this design example, use the following as the input parameters.

| DESIGN PARAMETERS              | EXAMPLE VALUE |
|--------------------------------|---------------|
| Normal Input Operation Voltage | 5 V           |
| Output Transient Voltage       | 6.5 V         |
| Minimum Current Limit          | 2.1 A         |
| Maximum Currnt Limit           | 2.9 A         |

#### **10** Applications and Implementation

#### 10.1 Application Information

The TPS25200 is a 5V eFuse with precision current limit and over-voltage clamp. When a slave device such as a mobile data-card device is hot plugged into a USB port as shown in Figure 15, an input transient voltage could damage the slave device due to the cable inductance. Placing TPS25200 at the input of mobile device as over-voltage and overcurrent protector can safeguard these slave devices. Input transients also occur when the current through the cable parasitic inductance changes abruptly. This can occur when the TPS25200 turns off the internal MOSFET in response to an overvoltage or overcurrent event. The TPS25200 can withstand the transient without a bypass bulk capacitor, or other external overvoltage protection components at input side. TPS25200 also can be used at host side as a traditional power switch pin-to-pin compatible with TPS2553.



Figure 15. Hot Plug Into 5V USB port with Parasitic Cable Resistance and Inductance

## 10.2 Typical Application

#### **10.2.1** Overvoltage and Overcurrent Protector





#### 10.2.1.2 Detailed Design Procedure

#### 10.2.1.2.1 Step by Step Design Produce

To begin the design process a few parameters must be decided upon. The designer needs to know the following:

- Normal Input Operation Voltage
- Output transient voltage
- Minimum Current Limit
- Maximum Current Limit

#### 10.2.1.2.2 Input and Output Capacitance

Input and output capacitance improves the performance of the device; the actual capacitance should be optimized for the particular application. For all applications, a 0.1  $\mu$ F or greater ceramic bypass capacitor between IN and GND is recommended as close to the device as possible for local noise decoupling.

When  $V_{IN}$  ramp up exceed 7.6 V,  $V_{OUT}$  will follow  $V_{IN}$  until TPS25200 turns off the internal MOSFET after  $t_{(OVLO\_off\_delay)}$ . Since  $t_{(OVLO\_off\_delay)}$  largely depends on the  $V_{IN}$  ramp rate,  $V_{OUT}$  will see some peak voltage. Increasing the output capacitance can lower the output peak voltage as shown in Figure 17.



Figure 17.  $V_{OUT}$  Peak Voltage vs C<sub>OUT</sub> (V<sub>IN</sub> Step From 5 V to 15 V with 1V/us Ramp Up Rate)

#### 10.2.1.2.3 Programming the Current-Limit Threshold

The overcurrent threshold is user programmable via an external resistor. The TPS25200 uses an internal regulation loop to provide a regulated voltage on the ILIM terminal. The current-limit threshold is proportional to the current sourced out of ILIM. The recommended 1% resistor range for  $R_{ILIM}$  is 33 k $\Omega \le R_{ILIM} \le 1100$  k $\Omega$  to ensure stability of the internal regulation loop. Many applications require that the minimum current limit is above a certain current level or that the maximum current limit is below a certain current level, so it is important to consider the tolerance of the overcurrent threshold for a given external resistor value  $R_{ILIM}$ . Consult the Electrical Characteristics table for specific current limit settings. The traces routing the  $R_{ILIM}$  resistor to the TPS25200 should be as short as possible to reduce parasitic effects on the current-limit accuracy.

R<sub>ILIM</sub> can be selected to provide a current-limit threshold that occurs 1) above a minimum load current or 2) below a maximum load current.

To design above a minimum current-limit threshold, find the intersection of  $R_{ILIM}$  and the maximum desired load current on the  $I_{OS(min)}$  curve and choose a value of  $R_{ILIM}$  below this value. Programming the current limit above a minimum threshold is important to ensure start up into full load or heavy capacitive loads. The resulting maximum current-limit threshold is the intersection of the selected value of  $R_{ILIM}$  and the  $I_{OS(max)}$  curve.

To design below a maximum current-limit threshold, find the intersection of  $R_{ILIM}$  and the maximum desired load current on the  $I_{OS(max)}$  curve and choose a value of  $R_{ILIM}$  above this value. Programming the current limit below a maximum threshold is important to avoid current limiting upstream power supplies causing the input voltage bus to droop. The resulting minimum current-limit threshold is the intersection of the selected value of  $R_{ILIM}$  and the  $I_{OS(min)}$  curve.

Copyright © 2014, Texas Instruments Incorporated



TPS25200 SLVSCJ0A – MARCH 2014 – REVISED MARCH 2014

Current-Limit Threshold Equations (I<sub>OS</sub>):

$$I_{OSmax}(mA) = \frac{96754V}{R_{ILIM}^{0.985}k\Omega} + 30$$
$$I_{OSnom}(mA) = \frac{98322V}{R_{ILIM}^{1.003k\Omega}}$$
$$I_{OSmin}(mA) = \frac{97399}{R_{ILIM}^{1.015}k\Omega} - 30$$

Where  $33k\Omega \le R_{ILIM} \le 1100k\Omega$ .



www.ti.com

(1)



#### 10.2.1.2.4 Design Above a Minimum Current Limit

Some applications require that current limiting cannot occur below a certain threshold. For this example, assume that 2.1 A must be delivered to the load so that the minimum desired current-limit threshold is 2100 mA. Use the  $I_{OS}$  equations and Figure 18 to select  $R_{ILIM}$ .

$$I_{OSmin}(mA) = 2100 \text{ mA}$$

$$I_{OSmin}(mA) = \frac{97399V}{R_{ILIM}^{1.015}k\Omega} - 30$$

$$R_{ILIM}(k\Omega) = \left(\frac{97399}{I_{OS(min)} + 30}\right)^{\frac{1}{1.015}} = \left(\frac{97399}{2100 + 30}\right)^{\frac{1}{1.015}} = 43.22 \text{ k}\Omega$$
(2)

Select the closest 1% resistor less than the calculated value:  $R_{ILIM} = 42.2 \text{ k}\Omega$ . This sets the minimum current-limit threshold at 2130 mA.

$$I_{OSmin}(mA) = \frac{97399V}{R_{ILIM}^{1.015}k\Omega} - 30 = \frac{97399}{(42.2 \times 1.01)^{1.015}} - 30 = 2130mA$$
(3)

Use the  $I_{OS}$  equations, Figure 18, and the previously calculated value for  $R_{ILIM}$  to calculate the maximum resulting current-limit threshold.

$$I_{OSmax}(mA) = \frac{96754}{R_{ILIM}^{0.985}} + 30$$
$$I_{OSmax}(mA) = \frac{96754}{(42.2 \times 0.99)^{0.985}} + 30 = 2479 \text{ mA}$$
(4)

The resulting current-limit threshold minimum is 2130 mA and maximum is 2479 mA with  $R_{ILIM}$  = 42.2k $\Omega$  ± 1%.

#### 10.2.1.2.5 Design Below a Maximum Current Limit

Some applications require that current limiting must occur below a certain threshold. For this example, assume that 2.9 A must be delivered to the load so that the minimum desired current-limit threshold is 2900 mA. Use the  $I_{OS}$  equations and Figure 19 to select  $R_{ILIM}$ .

$$I_{OSmax}(mA) = 2900mA$$

$$I_{OSmax}(mA) = \frac{96754}{R_{ILIM}^{0.985} k\Omega} + 30$$

$$R_{ILIM}(k\Omega) = \left(\frac{96754}{I_{OS(max)} - 30}\right)^{\frac{1}{0.985}} = \left(\frac{96754}{2900 - 30}\right)^{\frac{1}{0.985}} = 35.57 \ k\Omega$$
(5)

Select the closest 1% resistor greater than the calculated value:  $R_{ILIM} = 36 \text{ k}\Omega$ . This sets the maximum current-limit threshold at 2894 mA.

$$I_{OSmax}(mA) = \frac{96754V}{R_{ILIM}^{0.985}k\Omega} + 30 = \frac{96754}{(36 \times 0.99)^{0.985}} + 30 = 2894mA$$
(6)

Use the  $I_{OS}$  equations, Figure 19, and the previously calculated value for  $R_{ILIM}$  to calculate the minimum resulting current-limit threshold.

$$I_{OSmin}(mA) = \frac{97399}{R_{ILIM}^{1.015}} - 30$$
$$I_{OSmin}(mA) = \frac{97399}{(36 \times 1.01)^{1.015}} - 30 = 2508mA$$
(7)

The resulting minimum current-limit threshold minimum is 2592 mA and maximum is 2894 mA with  $R_{ILIM} = 36k\Omega \pm 1\%$ .

#### **TPS25200**

SLVSCJ0A - MARCH 2014 - REVISED MARCH 2014

# 18 Submit Documentation Feedback

### 10.2.1.2.6 Power Dissipation and Junction Temperature

The low on-resistance of the internal N-channel MOSFET allows small surface-mount packages to pass large currents. It is good design practice to estimate power dissipation and junction temperature. The below analysis gives an approximation for calculating junction temperature based on the power dissipation in the package. However, it is important to note that thermal analysis is strongly dependent on additional system level factors. Such factors include air flow, board layout, copper thickness and surface area, and proximity to other devices dissipating power. Good thermal design practice must include all system level factors in addition to individual component analysis. Begin by determining the  $r_{DS(on)}$  of the N-channel MOSFET relative to the input voltage and operating temperature. As an initial estimate, use the highest operating ambient temperature of interest and read  $r_{DS(on)}$  from the typical characteristics graph. When  $V_{IN}$  is lower than  $V_{(OVC)}$ , TPS2500 is an traditional power switch. Using this value, the power dissipation can be calculated by:

$$P_D = r_{DS(on)} \times I_{OUT}^2$$

When  $V_{IN}$  exceed  $V_{(OVC)}$ , but lower than  $V_{(OVLO)}$ , TPS25200 clamp output to fixed  $V_{(OVC)}$ , the power dissipation can be calculated by:

$$\mathsf{P}_\mathsf{D} = (\mathsf{V}_\mathsf{IN} - \mathsf{V}_\mathsf{(OVC)}) \times \mathsf{I}_\mathsf{OUT}$$

where

- P<sub>D</sub> = Total power dissipation (W)
- $r_{DS(on)}$  = Power switch on-resistance ( $\Omega$ )
- V<sub>(OVC)</sub> = Overvoltage clamp voltage (V)
- I<sub>OUT</sub> = Maximum current-limit threshold (A)

This step calculates the total power dissipation of the N-channel MOSFET.

Finally, calculate the junction temperature:

 $T_{J} = P_{D} \times \theta_{JA} + T_{A}$ 

where

- T<sub>A</sub> = Ambient temperature (°C)
- $\theta_{JA}$  = Thermal resistance (°C /W)
- P<sub>D</sub> = Total power dissipation (W)

Compare the calculated junction temperature with the initial estimate. If they are not within a few degrees, repeat the calculation using the "refined"  $r_{DS(on)}$  from the previous calculation as the new estimate. Two or three iterations are generally sufficient to achieve the desired result. The final junction temperature is highly dependent on thermal resistance  $\theta_{JA}$ , and thermal resistance is highly dependent on the individual package and board layout.

Texas Instruments

www.ti.com

(9)

(8)

(10)



#### 10.2.1.3 Application Curves



Texas NSTRUMENTS

**TPS25200** 

SLVSCJ0A - MARCH 2014 - REVISED MARCH 2014









## **11** Power Supply Recommendations

TPS25200 is designed for 2.7 V <  $V_{IN}$  < 5 V (typical) voltage rails. While there is a  $V_{OUT}$  clamp, it is not intended to be used to regulate  $V_{OUT}$  at ~5.4 V with 6 V <  $V_{IN}$  < 7 V. This is a protection feature only.

## 12 Layout

#### 12.1 Layout Guidelines

- For all applications, a 0.1-µF or greater ceramic bypass capacitor between IN and GND is recommended as close to the device as possible for local noise decoupling.
- For output capacitance, refer to Figure 17, low ESR ceramic cap is recommended.
- The traces routing the R<sub>ILIM</sub> resistor to the device should be as short as possible to reduce parasitic effects on the current limit accuracy.
- The PowerPAD should be directly connected to PCB ground plane using wide and short copper trace.

#### 12.2 Layout Example



• VIA to Power Ground Plane

Figure 33. TPS25200 Board Layout



# **13** Device and Documentation Support

### 13.1 Trademarks

PowerPAD is a trademark of Texas Instruments.

## **13.2 Electrostatic Discharge Caution**



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## 13.3 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms and definitions.

## 14 Mechanical, Packaging, and Orderable Information

The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



2-Jun-2016

# PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|---------|----------------------------|------------------|---------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)                        | (6)              | (3)                 |              | (4/5)          |         |
| TPS25200DRVR     | ACTIVE | WSON         | DRV     | 6    | 3000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | SKB            | Samples |
| TPS25200DRVT     | ACTIVE | WSON         | DRV     | 6    | 250     | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | SKB            | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW**: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between

the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



# PACKAGE OPTION ADDENDUM

2-Jun-2016

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF TPS25200 :

• Automotive: TPS25200-Q1

NOTE: Qualified Version Definitions:

• Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

## TAPE AND REEL INFORMATION





# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |   |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TPS25200DRVR                | WSON            | DRV                | 6 | 3000 | 178.0                    | 8.4                      | 2.25       | 2.25       | 1.0        | 4.0        | 8.0       | Q2               |
| TPS25200DRVT                | WSON            | DRV                | 6 | 250  | 178.0                    | 8.4                      | 2.25       | 2.25       | 1.0        | 4.0        | 8.0       | Q2               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

14-Aug-2016



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS25200DRVR | WSON         | DRV             | 6    | 3000 | 205.0       | 200.0      | 33.0        |
| TPS25200DRVT | WSON         | DRV             | 6    | 250  | 205.0       | 200.0      | 33.0        |

# **MECHANICAL DATA**



- C. Small Outline No-Lead (SON) package configuration.
- The package thermal pad must be soldered to the board for thermal and mechanical performance. See the Product Data Sheet for details regarding the exposed thermal pad dimensions.



# DRV (S-PWSON-N6)

# PLASTIC SMALL OUTLINE NO-LEAD

# THERMAL INFORMATION This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC). For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com. The exposed thermal pad dimensions for this package are shown in the following illustration. **PIN 1 INDICATOR** C 0,30 3 1 Exposed Thermal Pad $1,00\pm0,10$ 6 4 -1,60±0,10 Bottom View Exposed Thermal Pad Dimensions 4206926/Q 04/15 NOTE: All linear dimensions are in millimeters





NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>.

E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.

F. Customers should contact their board fabrication site for solder mask tolerances.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

| Products                     |                                 | Applications                  |                                   |  |  |  |
|------------------------------|---------------------------------|-------------------------------|-----------------------------------|--|--|--|
| Audio                        | www.ti.com/audio                | Automotive and Transportation | www.ti.com/automotive             |  |  |  |
| Amplifiers                   | amplifier.ti.com                | Communications and Telecom    | www.ti.com/communications         |  |  |  |
| Data Converters              | dataconverter.ti.com            | Computers and Peripherals     | www.ti.com/computers              |  |  |  |
| DLP® Products                | www.dlp.com                     | Consumer Electronics          | www.ti.com/consumer-apps          |  |  |  |
| DSP                          | dsp.ti.com                      | Energy and Lighting           | www.ti.com/energy                 |  |  |  |
| Clocks and Timers            | www.ti.com/clocks               | Industrial                    | www.ti.com/industrial             |  |  |  |
| Interface                    | interface.ti.com                | Medical                       | www.ti.com/medical                |  |  |  |
| Logic                        | logic.ti.com                    | Security                      | www.ti.com/security               |  |  |  |
| Power Mgmt                   | power.ti.com                    | Space, Avionics and Defense   | www.ti.com/space-avionics-defense |  |  |  |
| Microcontrollers             | microcontroller.ti.com          | Video and Imaging             | www.ti.com/video                  |  |  |  |
| RFID                         | www.ti-rfid.com                 |                               |                                   |  |  |  |
| OMAP Applications Processors | www.ti.com/omap                 | TI E2E Community              | e2e.ti.com                        |  |  |  |
| Wireless Connectivity        | www.ti.com/wirelessconnectivity |                               |                                   |  |  |  |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2016, Texas Instruments Incorporated